MC9S08MM128RM Rev. 3.1, 05/2012

## MC9S08MM128 Reference Manual

This is the MC9S08MM128 Reference Manual set consisting of the following files:

- MC9S08MM128 Reference Manual Addendum, Rev 1
- MC9S08MM128 Reference Manual, Rev 3



## Freescale Semiconductor Reference Manual Addendum

MC9S08MM128 RMAD Rev. 1, 05/2012

# MC9S08MM128 Reference Manual Addendum

This addendum describes corrections or updates to the *MC9S08MM128 Reference Manual*, file named as MC9S08MM128 RM. Please check our website at http://www.freescale.com/coldfire, for the latest updates.

The current version available of the *MC9S08MM128 Reference Manual* is Revision 3.0.

### Table of Contents

| 1 | Addendum for Revision 3.0. | 2 |
|---|----------------------------|---|
| 2 | Revision History           | 2 |



© Freescale Semiconductor, Inc., 2012. All rights reserved.

## 1 Addendum for Revision 3.0

### Table 1. MC9S08MM128RM Rev 3.0 Addendum

| Location                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sub-section "Calibration<br>Procedure for Improved<br>Linearity" for Chapter 10<br>"Analog-to-Digital Converter<br>(S08ADC16V1)" | Added a new sub-section to "Calibration Function" section:<br>For applications using the ADC16 in differential mode, improved linearity may be achieved by<br>using an adjusted calibration procedure as detailed below. The ADC16 does perform to the<br>published datasheet specification using the original calibration procedure. The adjusted<br>calibration procedure corrects potential calibration offset errors and diminishes linearity error<br>spikes that may occur near the ¼, ½ and ¾ point of the full scale range.                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                  | Adjusted calibration procedure:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                  | <ul> <li>Perform auto calibration as defined in the reference manual.</li> <li>Then, rewrite ADCCLP1-4, ADCCLM0-4, ADCPG and ADCMG using ADCLP0 and the following calculations:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                  | ADCCLP1 = ADCCLP0 << 1; /* CLP1 is 2x CLP0 */<br>ADCCLP2 = ADCCLP1 << 1; /* CLP2 is 2x CLP1 */<br>ADCCLP3 = ADCCLP2 << 1; /* CLP3 is 2x CLP2 */<br>ADCCLP4 = ADCCLP3 << 1; /* CLP4 is 2x CLP3 */<br>ADCCLM0 = ADCCLP0; /* minus side calibration values are set equal to the plus side */<br>ADCCLM1 = ADCCLP1; /* minus side calibration values are set equal to the plus side */<br>ADCCLM2 = ADCCLP2; /* minus side calibration values are set equal to the plus side */<br>ADCCLM3 = ADCCLP2; /* minus side calibration values are set equal to the plus side */<br>ADCCLM3 = ADCCLP3; /* minus side calibration values are set equal to the plus side */<br>ADCCLM4 = ADCCLP4; /* minus side calibration values are set equal to the plus side */<br>ADCCLM4 = ADCCLP4; /* minus side calibration values are set equal to the plus side */ |
|                                                                                                                                  | ADCCLMS = ADCCLPS;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                  | calSum = ADCCLP0 + ADCCLP1 + ADCCLP2 + ADCCLP3 + ADCCLP4 + ADCCLPS; /*<br>recalculate the plus gain factor */<br>calSum /= 2;<br>calSum += 0x8000;<br>ADCPG = calSum;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                  | calSum = 0;<br>calSum = ADCCLM0 + ADCCLM1 + ADCCLM2 + ADCCLM3 + ADCCLM4 + ADCCLMS; /*<br>recalculate the minus gain factor */<br>calSum /= 2;<br>calSum += 0x8000;<br>ADCMG = calSum;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## 2 Revision History

Table 2 provides a revision history for this document.

 Table 2. Revision History Table

| Rev. Number | Substantive Changes                                                                                                                             | Date of Release |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 1.0         | Initial release. Added a new section "Calibration Procedure for Improved Linearity " for Chapter 10 "Analog-to-Digital Converter (S08ADC16V1)". | 05/2012         |

#### MC9S08MM128 Reference Manual Addendum, Rev. 1

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use ascomponents in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.© Freescale Semiconductor, Inc. 2012. All rights reserved.

MC9S08MM128 RMAD Rev. 1 05/2012



## MC9S08MM128 MC9S08MM64 MC9S08MM32 MC9S08MM32A

**Reference Manual** 

HCS08 Microcontrollers Energy Efficient Solutions optimized for low power

MC9S08MM128RM Rev. 3 07/2010



freescale.com

## MC9S08MM128 series

## 8-Bit HCS08 Central Processor Unit (CPU)

- Up to 48-MHz CPU above 2.4 V, 40 MHz CPU above 2.1 V, and 20 MHz CPU above 1.8 V across temperature of -40°C to 105°C
- HCS08 instruction set with added BGND instruction
- Support for up to 33 interrupt/reset sources

### **On-Chip Memory**

- 128 K Dual Array Flash read/program/erase over full operating voltage and temperature
- 12 KB Random-access memory (RAM)
- · Security circuitry to prevent unauthorized access to RAM and Flash

### **Power-Saving Modes**

- Two ultra-low power stop modes. Peripheral clock enable register can disable clocks to unused modules to reduce currents
- Time of Day (TOD) Ultra-low power 1/4 sec counter with up to 64s timeout.
- Ultra-low power external oscillator that can be used in stop modes to provide accurate clock source to the TOD. 6 usec typical wake up time from stop3 mode

### **Clock Source Options**

- Oscillator (XOSC1) Loop-control Pierce oscillator; 32.768 kHz crystal or ceramic resonator dedicated for TOD operation.
- Oscillator (XOSC2) for high frequency crystal input for MCG reference to be used for system clock and USB operations.
- Multipurpose Clock Generator (MCG) PLL and FLL; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supports CPU frequencies from 4 kHz to 48 MHz.

### **System Protection**

- Watchdog computer operating properly (COP) reset Watchdog computer operating properly (COP) reset with option to run from dedicated 1-kHz internal clock source or bus clock
- Low-voltage detection with reset or interrupt; selectable trip points; separate low-voltage warning with optional interrupt; selectable trip points
- · Illegal opcode and illegal address detection with reset
- Flash block protection for each array to prevent accidental write/erasure
- Hardware CRC to support fast cyclic redundancy checks

### **Development Support**

- · Single-wire background debug interface
- Real-time debug with 6 hardware breakpoints (4 PC, 1 address and 1 data) Breakpoint capability to allow single breakpoint setting during in-circuit debugging
- On-chip in-circuit emulator (ICE) debug module containing 3 comparators and 9 trigger modes

### Peripherals

- CMT— Carrier Modulator timer for remote control communications. Carrier generator, modulator and driver for dedicated infrared out. Can be used as an output compare timer.
- IIC— Up to 100 kbps with maximum bus loading; Multi-master operation; Programmable slave address; Interrupt driven byte-by-byte data transfer; supports broadcast mode and 11-bit addressing
- PRACMP Analog comparator with selectable interrupt; compare option to programmable internal reference voltage; operation in stop3
- SCI Two serial communications interfaces with optional 13-bit break; option to connect Rx input to PRACMP output on SCI1 and SCI2; High current drive on Tx on SCI1 and SCI2; wake-up from stop3 on Rx edge
- SPI1— Serial peripheral interface (SPI) with 64-bit FIFO buffer; 16-bit or 8-bit data transfers; full-duplex or single-wire bidirectional; double-buffered transmit and receive; master or slave mode; MSB-first or LSB-first shifting
- SPI2— Serial peripheral interface with full-duplex or single-wire bidirectional; Double-buffered transmit and receive; Master or Slave mode; MSB-first or LSB-first shifting
- TPM Two 4-channel Timer/PWM Module; Selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel; external clock input/pulse accumulator
- USB Supports USB in full-speed device configuration. On-chip transceiver and 3.3V regulator help save system cost, fully compliant with USB Specification 2.0. Allows control, bulk, interrupt and isochronous transfers. Not available on MC9S08MM32A devices.
- ADC16 16-bit Successive approximation ADC with up to 4 dedicated differential channels and 8 single-ended channels; range compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop3; fully functional from 3.6V to 1.8V, Configurable hardware trigger for 8 Channel select and result registers
- PDB Programmable delay block with 16-bit counter and modulus and prescale to set reference clock to bus divided by 1 to bus divided by 2048; 8 trigger outputs for ADC16 module provides periodic coordination of ADC sampling sequence with sequence completion interrupt; Back-to-Back mode and Timed mode
- DAC 12-bit resolution; 16-word data buffers with configurable watermark.
- OPAMP Two flexible operational amplifiers configurable for general operations; Low offset and temperature drift.
- TRIAMP Two trans-impedance amplifiers dedicated for converting current inputs into voltages.

### Input/Output

- · Up to 47 GPIOs and 2 output-only pin and 1 input-only pin.
- Voltage Reference output (VREFO).
- · Dedicated infrared output pin (IRO) with high current sink capability.
- Up to 16 KBI pins with selectable polarity.

### **Package Options**

- 81-MBGA 10x10 mm
- 80-LQFP 12x12 mm
- 64-LQFP 10x10 mm

## MC9S08MM128 Reference Manual

## Covers MC9S08MM128 MC9S08MM64 MC9S08MM32 MC9S08MM32A

### **Related Documentation:**

• MC9S08MM128 (Data Sheet) Contains descriptive feature set, block diagram, and electrical characteristics for the device.

Find the most current versions of all documents at: http://www.freescale.com/ MC9S08MM128 Rev. 3 07/2010

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

© Freescale Semiconductor, Inc., 2009-2010. All rights reserved.



## **Revision History**

To provide the most up-to-date information, the version of our documents available on the World Wide Web is the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

### http://www.freescale.com/

The following revision history table summarizes changes contained in this document.

| Revision<br>Number | Revision<br>Date | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                  | 6/2009           | Initial draft of the MC9S08MM128 book.                                                                                                                                                                                                                                                                                                                                                                 |
| 1                  | 7/2009           | Added missing register name FPROTD to memory map. Added missing FPROT register description and flash protection address range. Updated the PDB chapter to latest version of the block guide and corrected the PDB intro to reference ACMPO and ADCSC1A_COCO correctly as well as added the section, "PDB Trigger Acknowledgement Inputs." Updated the ADC Channel Assignment tables to latest version. |
| 2                  | 06/2010          | Revised to include MC9S08MM32 and MC9S08MM32A.<br>Updated DAC, OPAMP, TRIAMP, PDB, ADC, and USB.                                                                                                                                                                                                                                                                                                       |
| 3                  | 07/2010          | Changed the number of interrupt/resets from 32 to 33. Revised the number of keyboard interrupts from 7 to 6. Changed the external clock pin on the SOPT[CLKOUT_EN] bit to PTC7. Corrected the PRACMP block diagram label from ACOPEN to ACOPE and changed the accompanying text to "Enable ACMP output pin." Fixed typos in the CCSTRL figure title and bit 4 description.                             |

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. © Freescale Semiconductor, Inc., 2009-2010. All rights reserved.

## **Contents**

| Section                     | Title Pa | ıge  |
|-----------------------------|----------|------|
| F                           | Preface  |      |
| About This Book             |          | .29  |
| Audience                    |          | 29   |
| Suggested Reading           |          | .29  |
| General Information         |          | 29   |
| HCS08 Documentation         |          | . 29 |
| Conventions                 |          | 30   |
| Register Figure Conventions |          | 30   |

## Chapter 1

## **Device** Overview

| 1.1 | Introduction                 | 33 |
|-----|------------------------------|----|
| 1.2 | MCU Block Diagram            | 34 |
| 1.3 | System Clock Distribution.   | 37 |
|     | 1.3.1 System Clocks          | 38 |
|     | 1.3.2 Clock Gating           | 38 |
|     | 1.3.3 MCG Modes of Operation | 39 |
|     | 1.3.4 MCG Mode State Diagram | 10 |

## Chapter 2 Pins and Connections

| 2.1 | ntroduction                                                       | 41        |
|-----|-------------------------------------------------------------------|-----------|
| 2.2 | Device Pin Assignment                                             | 42        |
|     | 2.2.1 64-Pin LQFP                                                 | 42        |
|     | 2.2.2 80-Pin LQFP                                                 | 44        |
|     | 2.2.3 81-Pin MAPBGA                                               | 45        |
|     | 2.2.4 Pin Assignments                                             | 46        |
|     | 2.2.5 Pinout Summary                                              | 49        |
| 2.3 | Recommended System Connections                                    | 57        |
|     | 2.3.1 Interfacing the SCIs to Off-Chip Opto-Isolators             | 58        |
|     | 2.3.2 Power                                                       | 59        |
|     | 2.3.3 Oscillator                                                  | 59        |
|     | 2.3.4 PTD1/CMPP2/RESET                                            | <b>30</b> |
|     | 2.3.5 PTE4/CMPP3/TPMCLK/IRQ                                       | <b>30</b> |
|     | 2.3.6 Background / Mode Select (PTD0/BKGD/MS)                     | <b>30</b> |
|     | 2.3.7 ADC Reference Pins (V <sub>REFH</sub> , V <sub>REFL</sub> ) | 31        |
|     | 2.3.8 Bootloader Mode Select (PTB1/BLMS)                          | 31        |
|     | 2.3.9 USB Data Pins (USBDP, USBDN)                                | 31        |
|     | 2.3.10 General-Purpose I/O and Peripheral Ports                   | 31        |
|     |                                                                   |           |

## Chapter 3 Modes of Operation

| 3.1 | Introduction                                               | 63 |
|-----|------------------------------------------------------------|----|
| 3.2 | Features                                                   | 63 |
| 3.3 | Bootloader Mode                                            | 63 |
|     | 3.3.1 Entering Bootloader Mode                             | 64 |
|     | 3.3.2 Entering User mode                                   | 64 |
|     | 3.3.3 Active Background Mode and Bootloader Mode Arbitrage | 64 |
|     | 3.3.4 Bootloader Operation                                 | 64 |
|     | 3.3.4.1 Flash Block Checksum                               | 65 |
|     | 3.3.4.2 SIGNATURE Semaphore Register                       | 65 |
|     | 3.3.4.3 Flash Partial Erase Semaphore                      | 65 |
| 3.4 | Run Mode                                                   | 67 |
|     | 3.4.1 Low-power Run Mode (LPRun)                           | 67 |
|     | 3.4.1.1 Interrupts in Low-power Run Mode                   | 67 |
|     | 3.4.1.2 Resets in Low-power Run Mode                       | 68 |
| 3.5 | Active Background Mode                                     | 68 |
| 3.6 | Wait Mode                                                  | 69 |
|     | 3.6.1 Low-power Wait Mode (LPWait)                         | 69 |
|     | 3.6.1.1 Interrupts in Low-power Wait Mode                  | 69 |
|     | 3.6.1.2 Resets in Low-power Wait Mode                      | 69 |
| 3.7 | Stop Modes                                                 | 70 |
|     | 3.7.1 Stop2 Mode                                           | 70 |
|     | 3.7.2 Stop3 Mode                                           | 71 |
|     | 3.7.2.1 LVD Enabled in Stop Mode                           | 71 |
|     | 3.7.2.2 Active BDM Enabled in Stop Mode                    | 71 |
|     | 3.7.3 Stop Modes in Low-power Run Mode                     | 72 |
| 3.8 | Mode Selection.                                            | 72 |
|     | 3.8.1 On-Chip Peripheral Modules in Stop Modes             | 74 |
|     | Chapter 4                                                  |    |
|     | Memory                                                     |    |
|     | mennery                                                    |    |

| 4.1 | MC9S0   | 8MM128     | series Memory Map                                  | <br> | 7 | 7 |
|-----|---------|------------|----------------------------------------------------|------|---|---|
|     | 4.1.1   | Reset ar   | nd Interrupt Vector Assignments                    | <br> | 8 | 1 |
| 4.2 | Registe | er Address | ses and Bit Assignments                            | <br> | 8 | 2 |
| 4.3 | Memor   | y Manage   | ement Unit                                         | <br> | 9 | 4 |
|     | 4.3.1   | Features   |                                                    | <br> | 9 | 4 |
|     | 4.3.2   | Register   | Definition                                         | <br> | 9 | 5 |
|     |         | 4.3.2.1    | Program Page Register (PPAGE)                      | <br> | 9 | 6 |
|     |         | 4.3.2.2    | Linear Address Pointer Registers 2:0 (LAP2:LAP0) . | <br> | 9 | 6 |
|     |         | 4.3.2.3    | Linear Word Post Increment Register (LWP)          | <br> | 9 | 7 |
|     |         | 4.3.2.4    | Linear Byte Post Increment Register (LBP)          | <br> | 9 | 7 |
|     |         | 4.3.2.5    | Linear Byte Register (LB)                          | <br> | 9 | 8 |
|     |         | 4.3.2.6    | Linear Address Pointer Add Byte Register (LAPAB)   | <br> | 9 | 8 |
|     | 4.3.3   | Function   | al Description                                     | <br> | 9 | 9 |
|     |         |            |                                                    |      |   |   |

|     |        | 4.3.3.1 Memory Expansion                                      |       |
|-----|--------|---------------------------------------------------------------|-------|
|     |        | 4.3.3.1.1Program Space                                        | 99    |
|     |        | 4.3.3.1.2CALL and RTC (Return from Call) Instructions         | 99    |
|     |        | 4.3.3.1.3Data Space                                           | 100   |
|     |        | 4.3.3.1.4PPAGE and Linear Address Pointer to Extended Address | 100   |
| 4.4 | RAM (S | System RAM)                                                   | . 100 |
| 4.5 | USB R  | AM                                                            | . 101 |
| 4.6 | Flash. |                                                               | . 101 |
|     | 4.6.1  | Features                                                      | . 102 |
|     | 4.6.2  | Register Descriptions                                         | 102   |
|     |        | 4.6.2.1 Flash Clock Divider Register (FCDIV)                  | 102   |
|     |        | 4.6.2.2 Flash Options Register (FOPT and NVOPT)               | 103   |
|     |        | 4.6.2.3 Flash Configuration Register (FCNFG)                  | 104   |
|     |        | 4.6.2.4 Flash Protection Register (FPROT and NVPROT)          | 105   |
|     |        | 4.6.2.5 Flash Status Register (FSTAT)                         | 107   |
|     |        | 4.6.2.6 Flash Command Register (FCMD)                         | 108   |
|     | 4.6.3  | Functional Description                                        | 109   |
|     |        | 4.6.3.1 Flash Command Operations                              | 109   |
|     |        | 4.6.3.1.1Writing the FCDIV Register                           | 109   |
|     |        | 4.6.3.1.2Command Write Sequence                               | 110   |
|     |        | 4.6.3.2 Flash Commands                                        | 110   |
|     |        | 4.6.3.2.1Erase Verify Command                                 | 111   |
|     |        | 4.6.3.2.2Program Command                                      | 112   |
|     |        | 4.6.3.2.3Burst Program Command                                | 113   |
|     |        | 4.6.3.2.4Sector Erase Command                                 | 115   |
|     |        | 4.6.3.2.5Mass Erase Command                                   | 117   |
|     |        | 4.6.3.3 Illegal Flash Operations                              | 118   |
|     |        | 4.6.3.3.1Flash Access Violations                              | 118   |
|     |        | 4.6.3.3.2Flash Protection Violations                          | 118   |
|     | 4.6.4  | Operating Modes                                               | . 119 |
|     |        | 4.6.4.1 Wait Mode                                             | 119   |
|     |        | 4.6.4.2 Stop Mode                                             | . 119 |
|     |        | 4.6.4.3 Background Debug Mode                                 | . 119 |
|     | 4.6.5  | Flash Module Security                                         | . 119 |
|     |        | 4.6.5.1 Unsecuring the MCU using Backdoor Key Access          | . 120 |
|     | 4.6.6  | Resets                                                        | . 121 |

## Chapter 5 Resets, Interrupts, and System Configuration

| 5.1 | Introduction                               | 3 |
|-----|--------------------------------------------|---|
| 5.2 | Features                                   | 3 |
| 5.3 | MCU Reset                                  | 3 |
| 5.4 | Computer Operating Properly (COP) Watchdog | 4 |
| 5.5 | Interrupts                                 | 5 |
|     | 5.5.1 Interrupt Stack Frame                | 6 |

### MC9S08MM128 Series Devices Reference Manual, Rev. 3

|     | 5.5.2  | External Interrupt Request (IRQ) Pin                             | 126 |
|-----|--------|------------------------------------------------------------------|-----|
|     |        | 5.5.2.1 Pin Configuration Options                                | 126 |
|     |        | 5.5.2.2 Edge and Level Sensitivity                               | 127 |
|     | 5.5.3  | Interrupt Vectors, Sources, and Local Masks                      | 127 |
| 5.6 | Low-Vo | oltage Detect (LVD) System                                       | 129 |
|     | 5.6.1  | Power-On Reset Operation                                         | 129 |
|     | 5.6.2  | Low-Voltage Detection (LVD) Reset Operation                      | 129 |
|     | 5.6.3  | Low-Voltage Warning (LVW) Interrupt Operation                    | 129 |
| 5.7 | Reset, | Interrupt, and System Control Registers and Control Bits         | 129 |
|     | 5.7.1  | Interrupt Pin Request Status and Control Register (IRQSC)        | 130 |
|     | 5.7.2  | System Reset Status Register (SRS)                               | 130 |
|     | 5.7.3  | System Background Debug Force Reset Register (SBDFR)             | 132 |
|     | 5.7.4  | System Options 1 (SOPT1) Register                                | 132 |
|     | 5.7.5  | System Options 2 (SOPT2) Register                                | 133 |
|     | 5.7.6  | SIM Clock Set and Select Register (SIMCO)                        | 134 |
|     | 5.7.7  | System Device Identification Register (SDIDH, SDIDL)             | 135 |
|     | 5.7.8  | System Clock Gating Control 1 Register (SCGC1)                   | 136 |
|     | 5.7.9  | System Clock Gating Control 2 Register (SCGC2)                   | 137 |
|     | 5.7.10 | 0 System Clock Gating Control 3 Register (SCGC3)                 | 138 |
|     | 5.7.1  | 1 System Options 3 Register (SOPT3)                              | 138 |
|     | 5.7.12 | 2 System Options 4 Register (SOPT4)                              | 139 |
|     | 5.7.13 | 3 System Options 5 Register (SOPT5)                              | 140 |
|     | 5.7.14 | 4 SIM Internal Peripheral Select Register (SIMIPS)               | 140 |
|     | 5.7.1  | 5 Flash Protection Defeat Register (FPROTD)                      | 141 |
|     | 5.7.16 | 6 Signature Register (Signature)                                 | 141 |
|     | 5.7.17 | 7 System Power Management Status and Control 1 Register (SPMSC1) | 142 |
|     | 5.7.18 | 8 System Power Management Status and Control 2 Register (SPMSC2) | 143 |
|     | 5.7.19 | 9 System Power Management Status and Control 3 Register (SPMSC3) | 144 |

## Chapter 6 Parallel Input/Output

| 6.1 | Introduo | ction                                                | 147 |
|-----|----------|------------------------------------------------------|-----|
| 6.2 | Port Da  | ta and Data Direction                                | 147 |
| 6.3 | Pin Cor  | ntrol                                                | 148 |
|     | 6.3.1    | Internal Pull-up Enable                              | 149 |
|     | 6.3.2    | Output Slew Rate Control Enable                      | 149 |
|     | 6.3.3    | Output Drive Strength Select                         | 149 |
| 6.4 | Pin Beh  | navior in Stop Modes                                 | 149 |
| 6.5 | Parallel | I/O and Pin Control Registers                        | 149 |
|     | 6.5.1    | Port A I/O Registers (PTAD and PTADD)                | 150 |
|     | 6.5.2    | Port A Pin Control Registers (PTAPE, PTASE, PTADS)   | 150 |
|     |          | 6.5.2.1 Port A Input Filter Enable Register (PTAIFE) | 152 |
|     | 6.5.3    | Port B Registers                                     | 152 |
|     | 6.5.4    | Port B I/O Registers (PTBD and PTBDD)                | 152 |
|     | 6.5.5    | Port B Pin Control Registers (PTBPE, PTBSE, PTBDS)   | 153 |

|        | 6.5.5.1 Port B Input Filter Enable Register (PTBIFE)  | .154                |
|--------|-------------------------------------------------------|---------------------|
| 6.5.6  | Port C Registers                                      | . 155               |
| 6.5.7  | Port C I/O Registers (PTCD and PTCDD)                 | .155                |
| 6.5.8  | Port C Pin Control Registers (PTCPE, PTCSE, PTCDS)    | .156                |
|        | 6.5.8.1 Port C Input Filter Enable Register (PTCIFE)  | . 157               |
| 6.5.9  | Port D Registers                                      | . 157               |
| 6.5.10 | ) Port D I/O Registers (PTDD and PTDDD)               | . 157               |
| 6.5.11 | Port D Pin Control Registers (PTDPE, PTDSE, PTDDS)    | .158                |
|        | 6.5.11.1 Port D Input Filter Enable Register (PTDIFE) | . 160               |
| 6.5.12 | Port E Registers                                      | . 160               |
| 6.5.13 | Port E I/O Registers (PTED and PTEDD)                 | . 160               |
| 6.5.14 | Port E Pin Control Registers (PTEPE, PTESE, PTEDS)    | . 161               |
|        | 6.5.14.1 Port E Input Filter Enable Register (PTEIFE) | .163                |
| 6.5.15 | 5 Port F Registers                                    | .163                |
| 6.5.16 | Port F I/O Registers (PTFD and PTFDD)                 | .163                |
| 6.5.17 | Port F Pin Control Registers (PTFPE, PTFSE, PTFDS)    | . <mark>16</mark> 4 |
|        | 6.5.17.1 Port F Input Filter Enable Register (PTFIFE) | .166                |
| 6.5.18 | Port G Registers                                      | .166                |
| 6.5.19 | Port G I/O Registers (PTGD and PTGDD)                 | . 166               |
| 6.5.20 | Port G Pin Control Registers (PTGPE, PTGSE, PTGDS)    | . 167               |
|        | 6.5.20.1 Port G Input Filter Enable Register (PTGIFE) | .168                |

## Chapter 7 Keyboard Interrupt

| 7.1 | Introduo | ction                                     |  |
|-----|----------|-------------------------------------------|--|
|     | 7.1.1    | Features                                  |  |
|     | 7.1.2    | Modes of Operation                        |  |
|     |          | 7.1.2.1 KBI in Wait Mode                  |  |
|     |          | 7.1.2.2 KBI in Stop Modes                 |  |
|     |          | 7.1.2.3 KBI in Active Background Mode     |  |
|     | 7.1.3    | Block Diagram                             |  |
| 7.2 | Externa  | al Signal Description                     |  |
| 7.3 | Registe  | er Definition                             |  |
|     | 7.3.1    | KBIx Status and Control Register (KBIxSC) |  |
|     | 7.3.2    | KBIx Pin Enable Register (KBIxPE)         |  |
|     | 7.3.3    | KBIx Edge Select Register (KBIxES)        |  |
| 7.4 | Functio  | nal Description                           |  |
|     | 7.4.1    | Edge Only Sensitivity                     |  |
|     | 7.4.2    | Edge and Level Sensitivity                |  |
|     | 7.4.3    | KBI Pullup/Pulldown Resistors             |  |
|     | 7.4.4    | KBI Initialization                        |  |
|     |          |                                           |  |

## Chapter 8 Central Processor Unit (S08CPUV5)

| 8.1 | Introduction |  |  |  |  |  |
|-----|--------------|--|--|--|--|--|
|-----|--------------|--|--|--|--|--|

### MC9S08MM128 Series Devices Reference Manual, Rev. 3

|     | 8.1.1   | Features                                                 |           | 175 |
|-----|---------|----------------------------------------------------------|-----------|-----|
| 8.2 | Progra  | mmer's Model and CPU Registers                           |           | 176 |
|     | 8.2.1   | Accumulator (A)                                          |           | 176 |
|     | 8.2.2   | Index Register (H:X)                                     |           | 176 |
|     | 8.2.3   | Stack Pointer (SP)                                       |           | 177 |
|     | 8.2.4   | Program Counter (PC)                                     |           | 177 |
|     | 8.2.5   | Condition Code Register (CCR)                            |           | 177 |
| 8.3 | Addres  | sing Modes                                               |           | 179 |
|     | 8.3.1   | Inherent Addressing Mode (INH)                           |           | 179 |
|     | 8.3.2   | Relative Addressing Mode (REL)                           |           | 179 |
|     | 8.3.3   | Immediate Addressing Mode (IMM)                          |           | 179 |
|     | 8.3.4   | Direct Addressing Mode (DIR)                             |           | 179 |
|     | 8.3.5   | Extended Addressing Mode (EXT)                           |           | 180 |
|     | 8.3.6   | Indexed Addressing Mode                                  |           | 180 |
|     |         | 8.3.6.1 Indexed, No Offset (IX)                          |           | 180 |
|     |         | 8.3.6.2 Indexed, No Offset with Post Increment (IX+)     |           | 180 |
|     |         | 8.3.6.3 Indexed, 8-Bit Offset (IX1)                      |           | 180 |
|     |         | 8.3.6.4 Indexed, 8-Bit Offset with Post Increment (IX1+) |           | 180 |
|     |         | 8.3.6.5 Indexed, 16-Bit Offset (IX2)                     |           | 180 |
|     |         | 8.3.6.6 SP-Relative, 8-Bit Offset (SP1)                  |           | 180 |
|     |         | 8.3.6.7 SP-Relative, 16-Bit Offset (SP2)                 |           | 181 |
| 8.4 | Special | I Operations                                             |           | 181 |
|     | 8.4.1   | Reset Sequence                                           | • • • • • | 181 |
|     | 8.4.2   | Interrupt Sequence                                       |           | 181 |
|     | 8.4.3   | Wait Mode Operation                                      |           | 182 |
|     | 8.4.4   | Stop Mode Operation                                      | • • • • • | 182 |
|     | 8.4.5   | BGND Instruction                                         |           | 183 |
| 8.5 | HCS08   | 3 Instruction Set Summary                                |           | 184 |

## Chapter 9 Programmable Analog Comparator (S08PRACMPV1)

| 9.1 | Introdu | ction       |                                          |
|-----|---------|-------------|------------------------------------------|
|     | 9.1.1   | PRACMF      | P Configuration Information              |
|     | 9.1.2   | PRACMF      | P/TPM Configuration Information          |
|     | 9.1.3   | PRACMF      | P Clock Gating                           |
|     | 9.1.4   | Features    |                                          |
|     | 9.1.5   | Modes of    | f Operation                              |
|     |         | 9.1.5.1     | Operation in Wait Mode                   |
|     |         | 9.1.5.2     | Operation in Stop Mode                   |
|     |         | 9.1.5.3     | Operation in Background Mode197          |
|     | 9.1.6   | Block Dia   | agram                                    |
| 9.2 | Externa | al Signal D | Description                              |
| 9.3 | Memor   | y Map and   | Register Definition                      |
|     | 9.3.1   | PRACMF      | P Control and Status Register (PRACMPCS) |
|     | 9.3.2   | PRACMF      | P Control Register 0 (PRACMPC0)          |
|     |         |             |                                          |

|     | 9.3.3 PRACMP Control Register 1 (PRACMPC1) |     |
|-----|--------------------------------------------|-----|
|     | 9.3.4 PRACMP Control Register 2 (PRACMPC2) |     |
| 9.4 | Functional Description                     |     |
| 9.5 | Setup and Operation of PRACMP              |     |
| 9.6 | Resets                                     |     |
| 9.7 | Interrupts                                 | 205 |

## Chapter 10 Analog-to-Digital Converter (S08ADC16V1)

| 10.1 | Introduction                                                         | 207 |
|------|----------------------------------------------------------------------|-----|
|      | 10.1.1 Status and Control and Result Registers                       | 207 |
|      | 10.1.2 ADC and TRIAMP Configuration                                  | 207 |
|      | 10.1.3 Dedicated ADC Pins                                            | 207 |
|      | 10.1.4 ADC Reference Selection                                       | 207 |
|      | 10.1.5 Module Configurations                                         | 208 |
|      | 10.1.5.1 Configurations for Stop Modes                               | 208 |
|      | 10.1.5.2 Differential Channel Assignments                            | 208 |
|      | 10.1.5.3 Single-Ended Channel Assignments                            | 209 |
|      | 10.1.5.4 Alternate Clock                                             | 209 |
|      | 10.1.5.5 Hardware Triggers                                           | 210 |
|      | 10.1.5.6 Temperature Sensor                                          | 210 |
|      | 10.1.6 ADC Clock Gating                                              | 212 |
|      | 10.1.7 Features                                                      | 212 |
|      | 10.1.8 Block Diagram                                                 | 212 |
| 10.2 | External Signal Description                                          | 213 |
|      | 10.2.1 Analog Power (V <sub>DDAD</sub> )                             | 214 |
|      | 10.2.2 Analog Ground (V <sub>SSAD</sub> )                            | 214 |
|      | 10.2.3 Voltage Reference Select High (V <sub>REFSH</sub> )           | 214 |
|      | 10.2.4 Voltage Reference Select Low (V <sub>REFL</sub> )             | 215 |
|      | 10.2.5 Analog Channel Inputs (ADx)                                   | 215 |
|      | 10.2.6 Differential Analog Channel Inputs (DADx)                     | 215 |
| 10.3 | Register Definition                                                  | 215 |
|      | 10.3.1 Status and Control Registers 1 (ADCSC1A:ADCSC1n)              | 216 |
|      | 10.3.2 Configuration Register 1 (ADCCFG1)                            | 217 |
|      | 10.3.3 Configuration Register 2 (ADCCFG2)                            | 219 |
|      | 10.3.4 Data Result Registers (ADCRHA: ADCRLA to ADCRHn: ADCRLn)      | 220 |
|      | 10.3.5 Compare Value Registers (ADCCV1H:ADCCV1L and ADCCV2H:ADCCV2L) | 221 |
|      | 10.3.6 Status and Control Register 2 (ADCSC2)                        | 222 |
|      | 10.3.7 Status and Control Register 3 (ADCSC3)                        | 223 |
|      | 10.3.8 ADC Offset Correction Register (ADCOFSH:ADCOFSL)              | 224 |
|      | 10.3.9 ADC Plus-Side Gain Register (ADCPGH:ADCPGL)                   | 225 |
|      | 10.3.10ADC Minus-Side Gain Register (ADCMGH:ADCMGL)                  | 225 |
|      | 10.3.11ADC Plus-Side General Calibration Value Registers (ADCCLPx)   | 226 |
|      | 10.3.12ADC Minus-Side General Calibration Value Registers (ADCCLMx)  | 228 |
|      | 10.3.13Pin Control 1 Register (APCTL1)                               | 229 |

| 10.3.14Pin Control 2 Register (APCTL2)                    | 230 |
|-----------------------------------------------------------|-----|
| 10.4 Functional Description                               | 231 |
| 10.4.1 Clock Select and Divide Control                    | 232 |
| 10.4.2 Input Select and Pin Control                       | 232 |
| 10.4.3 Voltage Reference Selection                        | 232 |
| 10.4.4 Hardware Trigger and Channel Selects               | 233 |
| 10.4.5 Conversion Control                                 | 233 |
| 10.4.5.1 Initiating Conversions                           | 233 |
| 10.4.5.2 Completing Conversions                           | 234 |
| 10.4.5.3 Aborting Conversions                             | 235 |
| 10.4.5.4 Power Control                                    | 235 |
| 10.4.5.5 Sample Time and Total Conversion Time            | 236 |
| 10.4.5.6 Conversion Time Examples                         | 238 |
| 10.4.5.6.1Typical conversion time configuration           | 238 |
| 10.4.5.6.2Long conversion time configuration              | 238 |
| 10.4.5.7 Hardware Average Function                        | 239 |
| 10.4.6 Automatic Compare Function                         | 239 |
| 10.4.7 Calibration Function                               | 240 |
| 10.4.8 User Defined Offset Function                       | 242 |
| 10.4.9 Temperature Sensor                                 | 242 |
| 10.4.10MCU Wait Mode Operation                            | 243 |
| 10.4.11MCU Stop3 Mode Operation                           | 243 |
| 10.4.11.1 Stop3 Mode With ADACK Disabled                  | 243 |
| 10.4.11.2 Stop3 Mode With ADACK Enabled                   | 244 |
| 10.4.12MCU Stop2 Mode Operation                           | 244 |
| 10.5 Initialization Information                           | 244 |
| 10.5.1 ADC Module Initialization Example                  | 245 |
| 10.5.1.1 Initialization Sequence                          | 245 |
| 10.5.1.2 Pseudo-Code Example                              | 245 |
| 10.6 Application Information                              | 246 |
| 10.6.1 External Pins and Routing                          | 246 |
| 10.6.1.1 Analog Supply Pins                               | 247 |
| 10.6.1.2 Analog Voltage Reference Pins                    | 247 |
| 10.6.1.3 Analog Input Pins                                | 248 |
| 10.6.2 Sources of Error                                   | 248 |
| 10.6.2.1 Sampling Error                                   | 248 |
| 10.6.2.2 Pin Leakage Error                                | 248 |
| 10.6.2.3 Noise-Induced Errors                             | 249 |
| 10.6.2.4 Code Width and Quantization Error                | 249 |
| 10.6.2.5 Linearity Errors                                 | 250 |
| 10.6.2.6 Code Jitter, Non-Monotonicity, and Missing Codes | 250 |
|                                                           |     |

## Chapter 11 Cyclic Redundancy Check (S08CRCV3)

|      |               |      | •    | , |  |
|------|---------------|------|------|---|--|
| 11.1 | Introduction. | <br> | <br> |   |  |

| 11.1.1 Features                                               | .253<br>.253<br>.254 |
|---------------------------------------------------------------|----------------------|
| 11.2 External Signal Description                              | .254                 |
| 11.3 Register Definition                                      | .254                 |
| 11.3.1 Memory Map                                             | .254                 |
| 11.3.2 Register Descriptions                                  | .255                 |
| 11.3.2.1 CRC High Register (CRCH)                             | .255                 |
| 11.3.2.2 CRC Low Register (CRCL)                              | .256                 |
| 11.3.2.3 Transpose Register (TRANSPOSE)                       | .256                 |
| 11.4 Functional Description                                   | .257                 |
| 11.4.1 ITU-T (CCITT) Recommendations and Expected CRC Results | .257                 |
| 11.4.2 Transpose feature                                      | .258                 |
| 11.5 Initialization Information                               | .259                 |

## Chapter 12 Carrier Modulator Timer (S08CMTV1)

| 12.1 | Introduction                                                            | 261 |
|------|-------------------------------------------------------------------------|-----|
| 12.2 | Clock Selection                                                         | 261 |
| 12.3 | IRO Pin Description                                                     | 261 |
| 12.4 | Features                                                                | 263 |
| 12.5 | CMT Block Diagram                                                       | 263 |
| 12.6 | External Signal Descriptions.                                           | 263 |
| 12.7 | Register Definition                                                     | 264 |
|      | 12.7.1 Carrier Generator Data Registers (CMTCGH1, CMTCGL1, CMTCGH2, and |     |
|      | CMTCGL2) 264                                                            | 005 |
|      | 12.7.2 CMT Output Control Register (CMTOC)                              | 265 |
|      | 12.7.3 CMT Modulator Status and Control Register                        | 266 |
|      | 12.7.4 CMT Modulator Data Registers (CMTCMD1, CMTCMD2, CMTCMD3 and      |     |
| 10.0 | CMTCMD4) 268                                                            | 000 |
| 12.8 |                                                                         | 268 |
|      | 12.8.1 Carrier Generator                                                | 270 |
|      | 12.8.2 Modulator                                                        | 272 |
|      | 12.8.2.1 Lime Mode                                                      | 273 |
|      | 12.8.2.2 Baseband Mode                                                  | 274 |
|      | 12.8.2.3 FSK Mode                                                       | 274 |
|      | 12.8.2.4 Extended Space Operation                                       | 275 |
|      | 12.8.2.4.1EXSPC Operation in Time Mode                                  | 275 |
|      | 12.8.2.4.2EXSPC Operation in FSK Mode                                   | 276 |
|      | 12.8.3 Transmitter                                                      | 276 |
|      | 12.8.4 CMT Interrupts                                                   | 276 |
|      | 12.8.5 Low-Power Mode Operation                                         | 277 |
|      | 12.8.5.1 Wait Mode Operation                                            | 277 |
|      | 12.8.5.2 Stop3 Mode Operation                                           | 277 |
|      | 12.8.5.3 Stop2 Mode Operation                                           | 277 |

| 12.8.5.4 Background Mode Operation                             |     |
|----------------------------------------------------------------|-----|
| Chapter 13<br>12-Bit Digital-to-Analog Converter (DAC12LVLPV1) | 070 |
|                                                                |     |
|                                                                |     |
| 13.1.2 DAC V <sub>ext</sub> and V <sub>int</sub> Configuration |     |
| 13.1.3 DAC Hardware Trigger Configuration                      |     |
| 13.1.4 Features                                                |     |
| 13.1.5 Block Diagram                                           |     |
| 13.2 Register Definition                                       |     |
| 13.2.1 DAC Data Register x (DACDATxH:DACDATxL)                 |     |
| 13.2.2 DAC Status Register (DACS)                              |     |
| 13.2.3 DAC Control Register (DACC0)                            |     |
| 13.2.4 DAC Control Register1 (DACC1)                           |     |
| 13.2.5 DAC Control Register 2 (DACC2)                          |     |
| 13.3 Functional Description                                    |     |
| 13.3.1 DAC Data Buffer Operation                               |     |
| 13.3.1.1 Buffer Normal Mode                                    |     |
| 13.3.1.2 Buffer Swing Mode                                     |     |
| 13.3.1.3 Buffer One-time Scan Mode                             |     |
| 13.3.2 Resets                                                  |     |
| 13.3.3 Low Power Mode Operation                                |     |
| 13.3.3.1 Wait Mode Operation                                   |     |
| 13.3.3.2 Stop Mode Operation                                   |     |
| 13.3.4 Background Mode Operation                               |     |
|                                                                |     |

## Chapter 14

| Inter-Integrated Circuit (S08IICV3) |
|-------------------------------------|
|-------------------------------------|

|      | 5                                   |            | • | / |     |
|------|-------------------------------------|------------|---|---|-----|
| 14.1 | Introduction                        |            |   |   | 289 |
|      | 14.1.1 Module Configuration         |            |   |   | 289 |
|      | 14.1.2 IIC Clock Gating             |            |   |   | 289 |
|      | 14.1.3 Features                     |            |   |   | 291 |
|      | 14.1.4 Modes of Operation           |            |   |   | 291 |
|      | 14.1.5 Block Diagram                |            |   |   | 292 |
| 14.2 | External Signal Description         |            |   |   | 292 |
|      | 14.2.1 SCL — Serial Clock Line .    |            |   |   | 292 |
|      | 14.2.2 SDA — Serial Data Line       |            |   |   | 292 |
| 14.3 | Register Definition                 |            |   |   | 293 |
|      | 14.3.1 Module Memory Map            |            |   |   | 293 |
|      | 14.3.2 IIC Address Register 1 (IICA | (1)        |   |   | 293 |
|      | 14.3.3 IIC Frequency Divider Regis  | ter (IICF) |   |   | 294 |
|      | 14.3.4 IIC Control Register (IICC1) |            |   |   | 297 |
|      | 14.3.5 IIC Status Register (IICS) . |            |   |   | 298 |
|      | 14.3.6 IIC Data I/O Register (IICD) |            |   |   | 299 |
|      |                                     |            |   |   |     |

| 14.3.7 IIC Control Register 2 (IICC2)                  |     |
|--------------------------------------------------------|-----|
| 14.3.8 IIC SMBus Control and Status Register (IICSMB)  |     |
| 14.3.9 IIC Address Register 2 (IICA2)                  | 303 |
| 14.3.10IIC SCL Low Time Out Register High (IICSLTH)    |     |
| 14.3.11IIC SCL LowTime Out register Low (IICSLTL)      |     |
| 14.3.12IIC Programmable Input Glitch Filter (IICFLT)   |     |
| 14.4 Functional Description                            | 305 |
| 14.4.1 IIC Protocol                                    | 305 |
| 14.4.1.1 START Signal                                  |     |
| 14.4.1.2 Slave Address Transmission                    |     |
| 14.4.1.3 Data I ranster                                |     |
| 14.4.1.4 STOP Signal                                   |     |
| 14.4.1.5 Repeated START Signal                         |     |
| 14.4.1.6 Arbitration Procedure                         |     |
| 14.4.1.7 Clock Synchronization                         |     |
| 14.4.1.8 Handshaking                                   |     |
| 14.4.1.9 Clock Stretching                              |     |
| 14.4.2 10-bit Address                                  |     |
| 14.4.2.1 Master-Transmitter Addresses a Slave-Receiver |     |
| 14.4.2.2 Master-Receiver Addresses a Slave-Transmitter |     |
| 14.4.3 Address Matching                                |     |
| 14.4.4 System Management Bus Specification             |     |
| 14.4.4.1 Timeouts                                      |     |
| 14.4.4.1.1SCL Low Timeout                              | 310 |
| 14.4.4.1.2SCL High (SMBus Free) Timeout                | 311 |
| 14.4.4.1.3CSMBCLK TIMEOUT MEXT                         | 311 |
| 14.4.4.1.4CSMBCLK TIMEOUT SEXT                         | 311 |
| 14.4.4.2 FAST ACK and NACK                             |     |
| 14.5 Resets                                            |     |
| 14.6 Interrupts                                        |     |
| 14.6.1 Byte Transfer Interrupt                         |     |
| 14.6.2 Address Detect Interrupt                        |     |
| 14.6.3 Arbitration Lost Interrupt                      | 313 |
| 14.6.4 Timeouts Interrupt in SMbus                     |     |
| 14.6.5 Programmable input glitch filter                |     |
| 14.7 Initialization/Application Information            | 315 |
| 14.8 SMBALERT#                                         |     |

## Chapter 15 Multipurpose Clock Generator (S08MCGV3)

| 15.1 | Introduction                                  | .319  |
|------|-----------------------------------------------|-------|
|      | 15.1.1 Clock Check & Select Function          | . 321 |
|      | 15.1.2 Clock Check & Select Control (CCSCTRL) | .322  |
|      | 15.1.3 CSS XOSC1 Timer Register (CCSTMR1)     | .322  |
|      | 15.1.4 CSS XOSC2 Timer Register (CCSTMR2)     | . 323 |

|      | 15.1.5 CSS Inte           | rnal Reference Clock Timer Register (CCSTMRIR)         |                  |
|------|---------------------------|--------------------------------------------------------|------------------|
|      | 15.1.6 Operation          | n                                                      |                  |
|      | 15.1.7 Features           |                                                        |                  |
|      | 15.1.8 Modes of           | f Operation                                            |                  |
| 15.2 | External Signal D         | Description                                            |                  |
| 15.3 | <b>Register Definitio</b> | n                                                      |                  |
|      | 15.3.1 MCG Col            | ntrol Register 1 (MCGC1)                               |                  |
|      | 15.3.2 MCG Cor            | ntrol Register 2 (MCGC2)                               |                  |
|      | 15.3.3 MCG Trin           | n Register (MCGTRM)                                    |                  |
|      | 15.3.4 MCG Sta            | tus and Control Register (MCGSC)                       |                  |
|      | 15.3.5 MCG Co             | ntrol Register 3 (MCGC3)                               |                  |
|      | 15.3.6 MCG Cor            | ntrol Register 4 (MCGC4)                               |                  |
|      | 15.3.7 MCG Tes            | st Register (MCGT)                                     |                  |
| 15.4 | <b>Functional Descri</b>  | iption                                                 |                  |
|      | 15.4.1 MCG Mo             | des of Operation                                       |                  |
|      | 15.4.2 MCG Mo             | de State Diagram                                       |                  |
|      | 15.4.3 Mode Sw            | vitching                                               |                  |
|      | 15.4.4 Bus Freq           | uency Divider                                          |                  |
|      | 15.4.5 Low Pow            | er Bit Usage                                           |                  |
|      | 15.4.6 Internal F         | Reference Clock                                        |                  |
|      | 15.4.7 External           | Reference Clock                                        |                  |
|      | 15.4.8 Fixed Fre          | equency Clock                                          |                  |
| 15.5 | Initialization / App      | blication Information                                  |                  |
|      | 15.5.1 MCG Mo             | dule Initialization Sequence                           |                  |
|      | 15.5.1.1                  | Initializing the MCG                                   |                  |
|      | 15.5.2 Using a 3          | 32.768 kHz Reference                                   |                  |
|      | 15.5.3 MCG Mo             | de Switching                                           |                  |
|      | 15.5.3.1                  | Example 1: Moving from FEI to PEE Mode: External Cr    | ystal = 8 MHz,   |
|      |                           | Bus Frequency = 16 MHz 342                             |                  |
|      | 15.5.3.2                  | Example 2: Moving from PEE to BLPI Mode: Bus Frequence | uency =16 kHz .  |
|      |                           | 346                                                    |                  |
|      | 15.5.3.3                  | Example 3: Moving from BLPI to FEE Mode: External C    | Srystal = 8 MHz, |
|      |                           | Bus Frequency = 16 MHz 349                             |                  |
|      | 15.5.4 Calibratir         | ng the Internal Reference Clock (IRC)                  |                  |
|      | 15.5.4.1                  | Example 4: Internal Reference Clock Trim               |                  |
|      |                           | Chapter 16                                             |                  |
|      | 0                         |                                                        | 、                |
|      | Gener                     | rai Purpose Operational Amplifier (OPAMPV1             | )                |

| 16.1 | ntroduction               | 53        |
|------|---------------------------|-----------|
|      | 16.1.1 OPAMP Clock Gating | 53        |
|      | 16.1.2 Features           | 55        |
|      | 16.1.3 Modes of Operation | 55        |
|      | 16.1.4 Block Diagram      | 56        |
| 16.2 | Signal Description        | 57        |
| 16.3 | Memory Map and Registers  | <b>58</b> |

| 16.3.1 Module Memory Map                     | .358  |
|----------------------------------------------|-------|
| 16.3.2 Register Descriptions                 | . 358 |
| 16.3.2.1 GPAMP Control Register 0 (GPAMPxC0) | . 358 |
| 16.3.2.2 GPAMP Control Register 1 (GPAMPxC1) | . 359 |
| 16.3.2.3 GPAMP Control Register 2 (GPAMPxC2) | . 359 |
| 16.4 Functional Description                  | . 360 |
| 16.4.1 OPAMP Configuration                   | . 361 |
| 16.4.2 Buffer Configuration                  | . 362 |
| 16.4.3 Inverting PGA Configuration           | . 363 |
| 16.4.4 Non-Inverting PGA Configuration       | . 364 |

## Chapter 17 Programmable Delay Block (S08PDBV1)

| 17.1 Introduction                                           | 365 |
|-------------------------------------------------------------|-----|
| 17.1.1 Overview                                             | 365 |
| 17.1.2 PDB Trigger inputs                                   | 365 |
| 17.2 ADC Hardware Triggers and Selects                      |     |
| 17.2.1 PDB Trigger Acknowledgement Inputs                   | 366 |
| 17.2.2 Features                                             | 368 |
| 17.2.3 Modes of Operation                                   | 368 |
| 17.2.4 Block Diagram                                        | 370 |
| 17.3 Memory Map and Registers                               | 375 |
| 17.3.1 Memory Map                                           | 375 |
| 17.3.2 Registers Descriptions                               | 375 |
| 17.3.2.1 PDB Status and Control Register (PDBSC)            | 375 |
| 17.3.2.2 PDB Control Register 1 (PDBC1)                     |     |
| 17.3.2.3 PDB Control Register 2 (PDBC2)                     |     |
| 17.3.2.4 PDB Channel Enable Register (PDBCHEN)              | 379 |
| 17.3.2.5 PDB Modulus Registers (PDBMODH:PDBMODL)            |     |
| 17.3.2.6 PDB Counter Registers (PDBCNTH:PDBCNTL)            | 380 |
| 17.3.2.7 PDB Interrupt Delay Register (PDBIDLYH:PDBIDLYL)   |     |
| 17.3.2.8 DAC Interval Registers (DACINTH:DACINTL)           | 380 |
| 17.3.2.9 PDB Delay Registers (PDBDLYnH:PDBDLYnL)            |     |
| 17.3.3 Functional Description                               | 382 |
| 17.3.3.1 Impact of Using the Prescaler on Timing Resolution | 382 |
| 17.4 Resets                                                 |     |
| 17.5 Clocks                                                 | 382 |
| 17.6 Interrupts                                             | 382 |

## Chapter 18 Serial Communications Interface (S08SCIV4)

| 18.1 | Introduction                | 383 |
|------|-----------------------------|-----|
|      | 18.1.1 SCIx Clock Gating    | 383 |
|      | 18.1.2 Module Configuration | 383 |
|      | 18.1.3 Module Block Diagram | 384 |

| MC9S08MM128 Series | <b>Devices Reference</b> | e Manual, Rev. 3 |
|--------------------|--------------------------|------------------|
|--------------------|--------------------------|------------------|

| 18.1.4 Interfacing       | the SCIs to Off-Chip Opto-Isolators |     |
|--------------------------|-------------------------------------|-----|
| 18.1.5 Features          |                                     |     |
| 18.1.6 Modes of          | Operation                           |     |
| 18.1.7 Block Diag        | gram                                |     |
| 18.2 Register Definition |                                     |     |
| 18.2.1 SCI Baud          | Rate Registers (SCIxBDH, SCIxBDL)   |     |
| 18.2.2 SCI Contr         | ol Register 1 (SCIxC1)              |     |
| 18.2.3 SCI Contr         | ol Register 2 (SCIxC2)              |     |
| 18.2.4 SCI Status        | s Register 1 (SCIxS1)               |     |
| 18.2.5 SCI Status        | s Register 2 (SCIxS2)               |     |
| 18.2.6 SCI Contr         | ol Register 3 (SCIxC3)              |     |
| 18.2.7 SCI Data          | Register (SCIxD)                    |     |
| 18.3 Functional Descrip  | otion                               |     |
| 18.3.1 Baud Rate         | e Generation                        |     |
| 18.3.2 Transmitte        | r Functional Description            |     |
| 18.3.2.1                 | Send Break and Queued Idle          |     |
| 18.3.3 Receiver F        | Functional Description              |     |
| 18.3.3.1                 | Data Sampling Technique             |     |
| 18.3.3.2                 | Receiver Wakeup Operation           |     |
| 18.                      | 3.3.2.1Idle-Line Wakeup             | 401 |
| 18.                      | 3.3.2.2Address-Mark Wakeup          | 401 |
| 18.3.4 Interrupts        | and Status Flags                    |     |
| 18.3.5 Additional        | SCI Functions                       |     |
| 18.3.5.1                 | 8- and 9-Bit Data Modes             |     |
| 18.3.5.2                 | Stop Mode Operation                 |     |
| 18.3.5.3                 | Loop Mode                           |     |
| 18.3.5.4                 | Single-Wire Operation               |     |

## Chapter 19 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

| Introduction                                 | 405                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19.1.1 SPI1 Clock Gating                     | 405                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.1.2 Features                              | 407                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.1.3 Modes of Operation                    | 407                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.1.4 Block Diagrams                        | 408                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.1.4.1 SPI System Block Diagram            | 408                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.1.4.2 SPI Module Block Diagram            | 408                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| External Signal Description                  | 410                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.2.1 SPSCK — SPI Serial Clock              | 410                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.2.2 MOSI — Master Data Out, Slave Data In | 410                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.2.3 MISO — Master Data In, Slave Data Out | 410                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.2.4 SS — Slave Select                     | 410                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Register Definition                          | 410                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.3.1 SPI Control Register 1 (SPIxC1)       | 411                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19.3.2 SPI Control Register 2 (SPIxC2)       | 412                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                              | Introduction.<br>19.1.1 SPI1 Clock Gating<br>19.1.2 Features<br>19.1.3 Modes of Operation<br>19.1.4 Block Diagrams<br>19.1.4.1 SPI System Block Diagram<br>19.1.4.2 SPI Module Block Diagram<br>19.2.1 SPSCK — SPI Serial Clock<br>19.2.2 MOSI — Master Data Out, Slave Data In<br>19.2.3 MISO — Master Data In, Slave Data Out<br>19.2.4 SS — Slave Select<br>Register Definition<br>19.3.1 SPI Control Register 1 (SPIxC1)<br>19.3.2 SPI Control Register 2 (SPIxC2) |

| 19.3.3 SPI Baud Rate Register (SPIxBR)                       | 414 |
|--------------------------------------------------------------|-----|
| 19.3.4 SPI Status Register (SPIxS)                           | 415 |
| 19.3.5 SPI Data Registers (SPIxDH:SPIxDL)                    | 418 |
| 19.3.6 SPI Match Registers (SPIxMH:SPIxML)                   | 419 |
| 19.3.7 SPI Control Register 3 (SPIxC3) — enable FIFO feature | 419 |
| 19.3.8 SPI Clear Interrupt Register (SPIxCI)                 | 421 |
| 19.4 Functional Description                                  | 422 |
| 19.4.1 General                                               | 422 |
| 19.4.2 Master Mode                                           | 422 |
| 19.4.3 Slave Mode                                            | 423 |
| 19.4.4 SPI FIFO MODE                                         | 425 |
| 19.4.5 Data Transmission Length                              | 426 |
| 19.4.6 SPI Clock Formats                                     | 426 |
| 19.4.7 SPI Baud Rate Generation                              | 428 |
|                                                              |     |
|                                                              | 429 |
| 19.4.8.2 Bidirectional Mode (MOMI or SISO)                   | 429 |
| 19.4.9 Error Conditions                                      | 430 |
| 19.4.9.1 Mode Fault Ellor                                    | 430 |
| 10.4.10.1 SPL in Pun Mode                                    |     |
| 19.4.10.2 SPL in Wait Mode                                   | /31 |
| 19.4.10.3 SPL in Stop Mode                                   | 432 |
| 19 4 10 4 Reset                                              | 432 |
| 19.4.10.5 Interrupts                                         | 432 |
| 19.4.11SPI Interrupts                                        |     |
| 19.4.11.1 MODF                                               | 433 |
| 19.4.11.2 SPRF                                               | 433 |
| 19.4.11.3 SPTEF                                              | 433 |
| 19.4.11.4 SPMF                                               | 433 |
| 19.4.11.5 TNEAREF                                            | 433 |
| 19.4.11.6 RNFULLF                                            | 434 |
| 19.5 Initialization/Application Information                  | 434 |
| 19.5.1 SPI Module Initialization Example                     | 434 |
| 19.5.1.1 Initialization Sequence                             | 434 |
| 19.5.1.2 Pseudo—Code Example                                 | 434 |

## Chapter 20 8-bit Serial Peripheral Interface 2 (S08SPI8V5)

| 20.1 | Introduction                      |
|------|-----------------------------------|
|      | 20.1.1 SPI2 Clock Gating          |
|      | 20.1.2 Features                   |
|      | 20.1.3 Modes of Operation         |
|      | 20.1.4 Block Diagrams             |
|      | 20.1.4.1 SPI System Block Diagram |

| 20.1.4.2 SPI Module Block Diagram            | 442 |
|----------------------------------------------|-----|
| 20.2 External Signal Description             | 443 |
| 20.2.1 SPSCK — SPI Serial Clock              | 443 |
| 20.2.2 MOSI — Master Data Out, Slave Data In | 444 |
| 20.2.3 MISO — Master Data In, Slave Data Out | 444 |
| 20.2.4 SS — Slave Select                     | 444 |
| 20.3 Register Definition                     | 444 |
| 20.3.1 SPI Control Register 1 (SPIxC1)       | 444 |
| 20.3.2 SPI Control Register 2 (SPIxC2)       | 446 |
| 20.3.3 SPI Baud Rate Register (SPIxBR)       | 447 |
| 20.3.4 SPI Status Register (SPIxS)           | 448 |
| 20.3.5 SPI Data Register                     | 449 |
| 20.3.6 SPI Match Register                    | 450 |
| 20.4 Functional Description                  | 450 |
| 20.4.1 General                               | 450 |
| 20.4.2 Master Mode                           | 451 |
| 20.4.3 Slave Mode                            | 452 |
| 20.4.4 SPI Clock Formats                     | 453 |
| 20.4.5 SPI Baud Rate Generation              | 455 |
| 20.4.6 Special Features                      | 456 |
| 20.4.6.1 SS Output                           | 456 |
| 20.4.6.2 Bidirectional Mode (MOMI or SISO)   | 456 |
| 20.4.7 Error Conditions                      | 457 |
| 20.4.7.1 Mode Fault Error                    | 457 |
| 20.4.8 Low-power Mode Options                | 458 |
| 20.4.8.1 SPI in Run Mode                     | 458 |
| 20.4.8.2 SPI in Wait Mode                    | 458 |
| 20.4.8.3 SPI in Stop Mode                    | 459 |
| 20.4.8.4 Reset                               | 459 |
| 20.4.8.5 Interrupts                          | 459 |
| 20.4.9 SPI Interrupts                        | 459 |
| 20.4.9.1 MODF                                | 460 |
| 20.4.9.2 SPRF                                | 460 |
| 20.4.9.3 SPTEF                               | 460 |
| 20.4.9.4 SPMF                                | 460 |
| 20.5 Initialization/Application Information  | 460 |
| 20.5.1 SPI Module Initialization Example     | 460 |
| 20.5.1.1 Initialization Sequence             | 460 |
| 20.5.1.2 Pseudo—Code Example                 | 461 |
| Chapter 21                                   |     |

## Time Of Day Module (S08TODV1)

| 21.1 | Introduction                  | 465 |
|------|-------------------------------|-----|
|      | 21.1.1 TOD Clock Sources      | 465 |
|      | 21.1.2 TOD Modes of Operation | 465 |

|      | 21.1.3 TOD Status after Stop2 Wakeup                    | 465 |
|------|---------------------------------------------------------|-----|
|      | 21.1.4 TOD Clock Gating                                 | 465 |
|      | 21.1.5 Features                                         | 467 |
|      | 21.1.6 Modes of Operation                               | 467 |
|      | 21.1.7 Block Diagram                                    | 468 |
| 21.2 | External Signal Description                             | 469 |
|      | 21.2.1 TOD Clock (TODCLK)                               | 469 |
|      | 21.2.2 TOD Match Signal (TODMTCHS)                      | 469 |
| 21.3 | Register Descriptions                                   | 469 |
|      | 21.3.1 TOD Control Register (TODC)                      | 469 |
|      | 21.3.2 TOD Status and Control Register (TODSC)          | 470 |
|      | 21.3.3 TOD Match Register (TODM)                        | 472 |
|      | 21.3.4 TOD Counter Register (TODCNT)                    | 472 |
| 21.4 | Functional Description                                  | 472 |
|      | 21.4.1 TOD Counter Register                             | 473 |
|      | 21.4.2 TOD Match Value                                  | 473 |
|      | 21.4.3 Match Write Complete                             | 474 |
|      | 21.4.4 TOD Clock Select and Prescaler                   | 475 |
|      | 21.4.4.1 TOD Clock Output                               | 475 |
|      | 21.4.5 Quarter-Second, One-Second, and Match Interrupts | 476 |
|      | 21.4.5.1 Quarter-Second Interrupt                       | 476 |
|      | 21.4.5.2 One-Second Interrupt                           | 476 |
|      | 21.4.5.3 Match Interrupt                                | 476 |
|      | 21.4.6 Resets                                           | 477 |
|      | 21.4.7 Interrupts                                       | 477 |
| 21.5 | Initialization                                          | 477 |
|      | 21.5.1 Initialization Sequence                          | 477 |
|      | 21.5.2 Initialization Examples                          | 478 |
|      | 21.5.2.1 Initialization Example 1                       | 478 |
|      | 21.5.2.2 Initialization Example 2                       | 480 |
|      | 21.5.2.3 Initialization Example 3                       | 481 |
| 21.6 | Application Information                                 | 481 |
|      | 21.6.1                                                  | 481 |

## Chapter 22 Timer/Pulse-Width Modulator (S08TPMV3)

| 22.1 | Introduction                              | 483 |
|------|-------------------------------------------|-----|
|      | 22.1.1 ACMP/TPM Configuration Information | 483 |
|      | 22.1.2 TPM External Clock                 | 483 |
|      | 22.1.3 TPM Clock Gating                   | 483 |
|      | 22.1.4 Features                           | 485 |
|      | 22.1.5 Modes of Operation                 | 485 |
|      | 22.1.6 Block Diagram                      | 486 |
| 22.2 | Signal Description.                       | 488 |
|      | 22.2.1 Detailed Signal Descriptions       | 488 |

|      | 22.2.1.1 EXTCLK — External Clock Source                     | 488 |
|------|-------------------------------------------------------------|-----|
|      | 22.2.1.2 TPMxCHn — TPM Channel n I/O Pins                   | 488 |
| 22.3 | Register Definition                                         | 491 |
|      | 22.3.1 TPM Status and Control Register (TPMxSC)             | 491 |
|      | 22.3.2 TPM-Counter Registers (TPMxCNTH:TPMxCNTL)            | 492 |
|      | 22.3.3 TPM Counter Modulo Registers (TPMxMODH:TPMxMODL)     | 493 |
|      | 22.3.4 TPM Channel n Status and Control Register (TPMxCnSC) | 494 |
|      | 22.3.5 TPM Channel Value Registers (TPMxCnVH:TPMxCnVL)      | 495 |
| 22.4 | Functional Description                                      | 497 |
|      | 22.4.1 Counter                                              | 497 |
|      | 22.4.1.1 Counter Clock Source                               | 497 |
|      | 22.4.1.2 Counter Overflow and Modulo Reset                  | 498 |
|      | 22.4.1.3 Counting Modes                                     | 498 |
|      | 22.4.1.4 Manual Counter Reset                               | 498 |
|      | 22.4.2 Channel Mode Selection                               | 498 |
|      | 22.4.2.1 Input Capture Mode                                 | 498 |
|      | 22.4.2.2 Output Compare Mode                                |     |
|      | 22.4.2.3 Edge-Aligned PWM Mode                              | 499 |
|      | 22.4.2.4 Center-Aligned PWM Mode                            | 500 |
| 22.5 | Reset Overview                                              | 501 |
|      | 22.5.1 General                                              | 501 |
|      | 22.5.2 Description of Reset Operation                       | 502 |
| 22.6 | Interrupts                                                  | 502 |
|      | 22.6.1 General                                              |     |
|      | 22.6.2 Description of Interrupt Operation                   | 502 |
|      | 22.6.2.1 Timer Overflow Interrupt (TOF) Description         | 503 |
|      | 22.6.2.1.1Normal Case                                       | 503 |
|      | 22.6.2.1.2Center-Aligned PWM Case                           | 503 |
|      | 22.6.2.2 Channel Event Interrupt Description                | 503 |
|      | 22.6.2.2.1Input Capture Events                              | 503 |
|      | 22.6.2.2.2Output Compare Events                             | 503 |
|      | 22.6.2.2.3PWM End-of-Duty-Cycle Events                      | 503 |

## Chapter 23 Trans-Impedance Amplifier (TRIAMPV1)

| 23.1 | Introduction                                   | 505 |
|------|------------------------------------------------|-----|
|      | 23.1.1 TRIAMP Clock Gating                     | 505 |
|      | 23.1.2 Features                                | 507 |
|      | 23.1.3 Modes of Operation                      | 507 |
|      | 23.1.4 Block Diagram                           | 507 |
|      | 23.1.5 Signal Description                      | 507 |
| 23.2 | Register Definitions                           | 508 |
|      | 23.2.1 TIAMP Control Register 0 (TIAMPxC0)     | 508 |
| 23.3 | Functional Description                         | 508 |
|      | 23.3.1 Trans-Impedance Amplifier Configuration | 508 |

## Chapter 24 Universal Serial Bus (S08USBV1)

| 24.1 | Introduction                                                            | .511 |
|------|-------------------------------------------------------------------------|------|
|      | 24.1.1 Clocking Requirements                                            | .511 |
|      | 24.1.2 Current Consumption in USB Suspend                               | .511 |
|      | 24.1.3 USB Clock Gating                                                 | .511 |
| 24.2 | Features                                                                | .513 |
|      | 24.2.1 Modes of Operation                                               | 514  |
|      | 24.2.2 Block Diagram                                                    | .514 |
| 24.3 | External Signal Description                                             | .516 |
|      | 24.3.1 USBDP                                                            | .516 |
|      | 24.3.2 USBDN                                                            | .516 |
|      | 24.3.3 VUSB33                                                           | 516  |
| 24.4 | Register Definition                                                     | .516 |
|      | 24.4.1 USB Control Register 0 (USBCTL0)                                 | .517 |
|      | 24.4.2 Peripheral ID Register (PERID)                                   | .518 |
|      | 24.4.3 Peripheral ID Complement Register (IDCOMP)                       | .518 |
|      | 24.4.4 Peripheral Revision Register (REV)                               | .518 |
|      | 24.4.5 Interrupt Status Register (INTSTAT)                              | .519 |
|      | 24.4.6 Interrupt Enable Register (INTENB)                               | .520 |
|      | 24.4.7 Error Interrupt Status Register (ERRSTAT)                        | .521 |
|      | 24.4.8 Error Interrupt Enable Register (ERRENB)                         | .522 |
|      | 24.4.9 Status Register (STAT)                                           | .523 |
|      | 24.4.10Control Register (CTL)                                           | .524 |
|      | 24.4.11Address Register (ADDR)                                          | .525 |
|      | 24.4.12Frame Number Register (FRMNUML, FRMNUMH)                         | .525 |
|      | 24.4.13Endpoint Control Register (EPCTLn, n=0-6)                        | .526 |
| 24.5 | Functional Description                                                  | .528 |
|      | 24.5.1 Block Descriptions                                               | .528 |
|      | 24.5.1.1 USB Serial Interface Engine (SIE)                              | .528 |
|      | 24.5.1.1.1Serial Interface Engine (SIE) Transmitter Logic               | 528  |
|      | 24.5.1.1.2Serial Interface Engine (SIE) Receiver Logic                  | 529  |
|      | 24.5.1.2 MCU/Memory Interfaces                                          | .529 |
|      | 24.5.1.2.1SkyBlue Gasket                                                | 529  |
|      | 24.5.1.2.2Endpoint Buffer Manager                                       | 529  |
|      | 24.5.1.2.3RAM Arbitration                                               | 530  |
|      | 24.5.1.3 USB RAM                                                        | .530 |
|      | 24.5.1.4 USB Transceiver (XCVR)                                         | .530 |
|      | 24.5.1.5 USB On-Chip Voltage Regulator (VREG)                           | .530 |
|      | 24.5.1.6 USB On-Onip USBUP Pullup Resistor                              | .531 |
|      | 24.5.1.7 USB Powering and USBDP Pull-up Enable Options                  | .531 |
|      | 24.5.2 Burler Descriptor Table (BDT)                                    | .532 |
|      | 24.5.2.1 Multiple Buffer Descriptor Table Entries for a Single Endpoint | .532 |
|      | 24.5.2.2 Addressing Butter Descriptor Table Entries                     | .533 |
|      | 24.5.2.3 Buffer Descriptor Formats                                      | .533 |

| 24.5.3 USB Transactions                   | 35 |
|-------------------------------------------|----|
| 24.5.4 USB Packet Processing              | 37 |
| 24.5.4.1 USB Data Pipe Processing         | 37 |
| 24.5.4.2 Request Processing on Endpoint 0 | 37 |
| 24.5.4.3 Endpoint 0 Exception Conditions  | 38 |
| 24.5.5 Start of Frame Processing          | 38 |
| 24.5.6 Suspend/Resume                     | 39 |
| 24.5.6.1 Suspend                          | 39 |
| 24.5.6.2 Resume                           | 39 |
| 24.5.6.2.1Host Initiated Resume 53        | 39 |
| 24.5.6.2.2USB Reset Signaling 54          | 0  |
| 24.5.6.2.3Remote Wakeup 54                | 0  |
| 24.5.7 Resets                             | 0  |
| 24.5.7.1 USB Bus Reset                    | 0  |
| 24.5.7.2 USB Module Reset                 | 0  |
| 24.5.8 Interrupts                         | 1  |

## Chapter 25 Voltage Reference Module (S08VREFV1)

| 25.1 Introduction                                |  |
|--------------------------------------------------|--|
| 25.1.1 VREF Configuration Information            |  |
| 25.1.2 VREF Clock Gating                         |  |
| 25.1.3 Overview                                  |  |
| 25.1.4 Features                                  |  |
| 25.1.5 Modes of Operation                        |  |
| 25.1.6 External Signal Description               |  |
| 25.2 Memory Map and Register Definition          |  |
| 25.2.1 VREF Trim Register (VREFTRM)              |  |
| 25.2.2 VREF Status and Control Register (VREFSC) |  |
| 25.3 Functional Description                      |  |
| 25.3.1 Voltage Reference Disabled, VREFEN=0      |  |
| 25.3.2 Voltage Reference Enabled, VREFEN=1       |  |
| 25.3.2.1 Mode[1:0]=00                            |  |
| 25.3.2.2 Mode[1:0]=01                            |  |
| 25.3.2.3 Mode[1:0]=10                            |  |
| 25.3.2.4 Mode[1:0]=11                            |  |
| 25.4 Initialization Information                  |  |

## Chapter 26 **Development Support**

| 26.1 | Introduction                      | 551 |
|------|-----------------------------------|-----|
|      | 26.1.1 Forcing Active Background  | 551 |
|      | 26.1.2 Module Configuration       | 551 |
|      | 26.1.3 Features                   | 551 |
| 26.2 | Background Debug Controller (BDC) | 552 |

| 26.2.1 BKGD Pin Description                                 |       |
|-------------------------------------------------------------|-------|
| 26.2.2 Communication Details                                |       |
| 26.2.3 BDC Commands                                         |       |
| 26.2.4 BDC Hardware Breakpoint                              |       |
| 26.3 On-Chip Debug System (DBG)                             |       |
| 26.3.1 Comparators A and B                                  |       |
| 26.3.2 Bus Capture Information and FIFO Operation           |       |
| 26.3.3 Change-of-Flow Information                           |       |
| 26.3.4 Tag vs. Force Breakpoints and Triggers               |       |
| 26.3.5 Trigger Modes                                        |       |
| 26.3.6 Hardware Breakpoints                                 |       |
| 26.4 Register Definition                                    |       |
| 26.4.1 BDC Registers and Control Bits                       |       |
| 26.4.1.1 BDC Status and Control Register (BDCSCR)           |       |
| 26.4.1.2 BDC Breakpoint Match Register (BDCBKPT)            |       |
| 26.4.2 System Background Debug Force Reset Register (SBDFR) |       |
| 26.4.3 DBG Registers and Control Bits                       |       |
| 26.4.3.1 Debug Comparator A High Register (DBGCAH)          |       |
| 26.4.3.2 Debug Comparator A Low Register (DBGCAL)           |       |
| 26.4.3.3 Debug Comparator B High Register (DBGCBH)          |       |
| 26.4.3.4 Debug Comparator B Low Register (DBGCBL)           |       |
| 26.4.3.5 Debug FIFO High Register (DBGFH)                   |       |
| 26.4.3.6 Debug FIFO Low Register (DBGFL)                    |       |
| 26.4.3.7 Debug Control Register (DBGC)                      |       |
| 26.4.3.8 Debug Trigger Register (DBGT)                      |       |
| 26.4.3.9 Debug Status Register (DBGS)                       |       |
| 26.4.4 Debug Module                                         |       |
| 26.4.5 Features                                             |       |
| 26.4.6 Modes of Operation                                   |       |
| 26.4.7 Block Diagram                                        |       |
| 26.5 Signal Description                                     |       |
| 26.6 Memory Map and Registers                               |       |
|                                                             |       |
| 26.6.2 Register Descriptions                                |       |
| 26.6.2.1 Debug Comparator A High Register (DBGCAH)          |       |
| 26.6.2.2 Debug Comparator A Low Register (DBGCAL)           |       |
| 20.0.2.3 Debug Comparator B High Register (DBGCBH)          |       |
| 20.0.2.4 Debug Comparator & Low Register (DBGCDL)           |       |
| 26.6.2.5 Debug Comparator C Low Pagister (DBGCCH)           |       |
| 20.0.2.0 Debug Comparator C LOW negister (DDGCCL)           |       |
| 26.6.2.8 Debug EIEO Low Pogister (DBGEL)                    |       |
| 26.6.2.0 Debug Comparator & Extension Register (DBGCAV      | ) 500 |
| 26.6.2.10 Debug Comparator R Extension Register (DBGCRX     | ין    |
| 26.6.2.11 Debug Comparator C Extension Register (DBGCCX     | ן     |
|                                                             | 9     |

| 26.6.2.12 Debug FIFO Extended Information Register (DBGFX) | 583 |
|------------------------------------------------------------|-----|
| 26.6.2.13 Debug Control Register (DBGC)                    | 584 |
| 26.6.2.14 Debug Trigger Register (DBGT)                    | 585 |
| 26.6.2.15 Debug Status Register (DBGS)                     | 586 |
| 26.6.2.16 Debug Count Status Register (DBGCNT)             | 587 |
| 26.7 Functional Description                                | 588 |
| 26.7.1 Comparator                                          | 588 |
| 26.7.1.1 RWA and RWAEN in Full Modes                       | 588 |
| 26.7.1.2 Comparator C in LOOP1 Capture Mode                | 588 |
| 26.7.2 Breakpoints                                         | 589 |
| 26.7.2.1 Hardware Breakpoints                              | 589 |
| 26.7.3 Trigger Selection                                   | 589 |
| 26.7.4 Trigger Break Control (TBC)                         | 590 |
| 26.7.4.1 Begin- and End-Trigger                            | 590 |
| 26.7.4.2 Arming the DBG Module                             | 590 |
| 26.7.4.3 Trigger Modes                                     | 591 |
| 26.7.4.3.1A Only                                           | 591 |
| 26.7.4.3.2A Or B                                           | 591 |
| 26.7.4.3.3A Then B                                         | 591 |
| 26.7.4.3.4Event Only B                                     | 591 |
| 26.7.4.3.5A Then Event Only B                              | 591 |
| 26.7.4.3.6A And B (Full Mode)                              | 591 |
| 26.7.4.3.7A And Not B (Full Mode)                          | 592 |
| 26.7.4.3.8Inside Range, A £ address £ B                    | 592 |
| 26.7.4.3.9Outside Range, address < A or address > B        | 592 |
| 26.7.5 FIFO                                                | 593 |
| 26.7.5.1 Storing Data in FIFO                              | 593 |
| 26.7.5.2 Storing with Begin-Trigger                        | 593 |
| 26.7.5.3 Storing with End-Trigger                          | 593 |
| 26.7.5.4 Reading Data from FIFO                            | 593 |
| 26.7.6 Interrupt Priority                                  | 594 |
| 26.8 Resets                                                | 594 |
| 26.9 Interrupts                                            | 595 |
|                                                            |     |

## Preface

## About This Book

The primary objective of this reference manual is to define the processor for software and hardware developers. The information in this book is subject to change without notice, as described in the disclaimers on the title page. As with any technical documentation, use the most recent version of the documentation.

To locate any published errata or updates for this document, refer to the world-wide web at http://www.freescale.com/.

## Audience

This manual is intended for system software and hardware developers and applications programmers who want to develop products with this HCS08 processor. An understanding of operating systems, microprocessor system design, basic principles of software and hardware, and basic details of the HCS08 architecture is recommended.

## **Suggested Reading**

This section lists additional reading that provides background for the information in this manual as well as general information about HCS08 architecture.

## **General Information**

Useful information about the HCS08 architecture and computer architecture in general:

- *HCS08 Family Reference Manual (enter keyword HCS08RMv1/D at www.freescale.com)*
- Using Microprocessors and Microcomputers: The Motorola Family, William C. Wray, Ross Bannatyne, Joseph D. Greenfield
- *Computer Architecture: A Quantitative Approach*, Second Edition, by John L. Hennessy and David A. Patterson.
- *Computer Organization and Design: The Hardware/Software Interface*, Second Edition, David A. Patterson and John L. Hennessy.

## **HCS08** Documentation

HCS08 documentation is available from the sources listed on the back cover of this manual, as well as our web site, http://www.freescale.com/.

• Reference manuals — These books provide details about individual HCS08 implementations and are intended to be used in conjunction with the device's data sheet.

- Data sheets Data sheets provide specific data regarding pin-out diagrams, bus timing, signal behavior, and AC, DC, and thermal characteristics, as well as other design considerations.
- Product briefs Each device has a product brief that provides an overview of its features. This document is roughly equivalent to the overview (Chapter 1) of an device's reference manual.
- Application notes These short documents address specific design issues useful to programmers and engineers working with Freescale Semiconductor processors.

Additional literature is published as new processors become available. For a current list of HCS08 documentation, refer to http://www.freescale.com/.

## Conventions

This document uses the following notational conventions:

| cleared/set | When a bit takes the value zero, it is said to be cleared; when it takes a value of one, it is said to be set.                                                                                       |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONICS   | In text, instruction mnemonics are shown in uppercase.                                                                                                                                               |
| mnemonics   | In code and tables, instruction mnemonics are shown in lowercase.                                                                                                                                    |
| italics     | Italics indicate variable command parameters.<br>Book titles in text are set in italics.                                                                                                             |
| 0x0         | Prefix to denote hexadecimal number                                                                                                                                                                  |
| 0b0         | Prefix to denote binary number                                                                                                                                                                       |
| REG[FIELD]  | Abbreviations for registers are shown in uppercase. Specific bits, fields, or ranges appear in brackets. For example, RAMBAR[BA] identifies the base address field in the RAM base address register. |
| nibble      | A 4-bit data unit                                                                                                                                                                                    |
| byte        | An 8-bit data unit                                                                                                                                                                                   |
| word        | A 16-bit data unit <sup>1</sup>                                                                                                                                                                      |
| х           | In some contexts, such as signal encodings, x indicates a don't care.                                                                                                                                |
| n           | Used to express an undefined numerical value                                                                                                                                                         |
| ~           | NOT logical operator                                                                                                                                                                                 |
| &           | AND logical operator                                                                                                                                                                                 |
|             | OR logical operator                                                                                                                                                                                  |
|             | Field concatenation operator                                                                                                                                                                         |
| OVERBAR     | An overbar indicates that a signal is active-low.                                                                                                                                                    |
|             |                                                                                                                                                                                                      |

## **Register Figure Conventions**

This document uses the following conventions for the register reset values:

Undefined at reset.

<sup>&</sup>lt;sup>1</sup>The only exceptions to this appear in the discussion of serial communication modules that support variable-length data transmission units. To simplify the discussion these units are referred to as words regardless of length.

u Unaffected by reset. [signal\_name] Reset value is determined by the polarity of the indicated signal. The following register fields are used: R 0 Indicates a reserved bit field in a memory-mapped register. These bits are always read as zeros. W Indicates a reserved bit field in a memory-mapped register. These bits are always read as ones. R 1 W FIELDNAME R Indicates a read/write bit. W R FIELDNAME Indicates a read-only bit field in a memory-mapped register. W R Indicates a write-only bit field in a memory-mapped register. FIELDNAME W R FIELDNAME Write 1 to clear: indicates that writing a 1 to this bit field clears it. W w1c

Indicates a self-clearing bit.

R

W

0

FIELDNAME
# Chapter 1 Device Overview

## 1.1 Introduction

The MC9S08MM128 series MCUs are members of the low-cost, high-performance HCS08 Family of 8-bit microcontroller units (MCUs). All MCUs in the family use the enhanced HCS08 core and are available with a variety of modules, memory sizes, memory types, and package types.

The following table summarizes the peripheral availability per package type for the devices available in the MC9S08MM128 series.

| Feature                                     | MC | 9S08MM | 128 | MC9S08MM64 | MC9S08MM32 | MC9S08MM32A |
|---------------------------------------------|----|--------|-----|------------|------------|-------------|
| Pin quantity                                | 81 | 80     | 64  | 64         | 64         | 64          |
| FLASH size (bytes)                          |    | 131072 |     | 65535      | 32768      | 32768       |
| RAM size (bytes)                            |    | 12K    |     | 12K        | 4K         | 2K          |
| Programmable Analog Comparator (PRACMP)     |    | yes    |     | yes        | yes        | yes         |
| Debug Module (DBG)                          |    | yes    |     | yes        | yes        | yes         |
| Multipurpose Clock Generator (MCG)          |    | yes    |     | yes        | yes        | yes         |
| Inter-Integrated Communication (IIC)        |    | yes    |     | yes        | yes        | yes         |
| Interrupt Request Pin (IRQ)                 |    | yes    |     | yes        | yes        | yes         |
| Keyboard Interrupt (KBI)                    | 16 | 16     | 6   | 6          | 6          | 6           |
| Port I/O <sup>1</sup>                       | 47 | 46     | 33  | 33         | 33         | 33          |
| Dedicated Analog Input Pins                 |    | 12     |     | 12         | 12         | 12          |
| Power and Ground Pins                       |    | 8      |     | 8          | 8          | 8           |
| Time Of Day (TOD)                           |    | yes    |     | yes        | yes        | yes         |
| Serial Communications (SCI1)                |    | yes    |     | yes        | yes        | yes         |
| Serial Communications (SCI2)                |    | yes    |     | yes        | yes        | yes         |
| Serial Peripheral Interface 1 (SPI1 (FIFO)) |    | yes    |     | yes        | yes        | yes         |
| Serial Peripheral Interface 2 (SPI2)        |    | yes    |     | yes        | yes        | yes         |
| Carrier Modulator Timer pin (IRO)           |    | yes    |     | yes        | yes        | yes         |
| TPM input clock pin (TPMCLK)                |    | yes    |     | yes        | yes        | yes         |
| TPM1 channels                               |    | 4      |     | 4          | 4          | 4           |
| TPM2 channels                               | 4  | 4      | 2   | 2          | 2          | 2           |
| XOSC1                                       |    | yes    |     | yes        | yes        | yes         |

### Table 1-1. MC9S08MM128 series Features by MCU and Package

**Chapter 1. Device Overview** 

| Feature                                    | MC  | 9S08MN | 1128 | MC9S08MM64 | MC9S08MM32 | MC9S08MM32A |
|--------------------------------------------|-----|--------|------|------------|------------|-------------|
| XOSC2                                      |     | yes    |      | yes        | yes        | yes         |
| USB                                        | yes |        |      | yes        | yes        | no          |
| Programmable Delay Block (PDB)             | yes |        |      | yes        | yes        | yes         |
| SAR ADC differential channels <sup>2</sup> | 4   | 4      | 3    | 3          | 3          | 3           |
| SAR ADC single-ended channels              | 8   | 8      | 6    | 6          | 6          | 6           |
| DAC ouput pin (DACO)                       |     | yes    |      | yes        | yes        | yes         |
| Voltage reference output pin (VREFO)       |     | yes    |      | yes        | yes        | yes         |
| General Purpose OPAMP (OPAMP)              |     | yes    |      | yes        | yes        | yes         |
| Trans-Impedance Amplifier (TRIAMP)         |     | yes    |      | yes        | yes        | yes         |

#### Table 1-1. MC9S08MM128 series Features by MCU and Package (Continued)

<sup>1</sup> Port I/O count does not include two (2) output-only and one (1) input-only pins.

<sup>2</sup> Each differential channel is comprised of 2 pin inputs.

## 1.2 MCU Block Diagram

The block diagram in Figure 1-1 shows the structure of the MC9S08MM128 series MCU.

**Chapter 1. Device Overview** 



The following table lists the functional versions of the on-chip modules.

| Module                                         | Version |
|------------------------------------------------|---------|
| Analog-to-Digital Converter (ADC16)            | 1       |
| General Purpose Operational Amplifier (OPAMP)  | 1       |
| Trans-Impedance Operational Amplifier (TRIAMP) | 1       |
| Digital to Analog Converter (DAC)              | 1       |
| Programmable Delay Block                       | 1       |
| Inter-Integrated Circuit (IIC)                 | 3       |
| Central Processing Unit (CPU)                  | 5       |
| On-Chip In-Circuit Debug/Emulator (DBG)        | 3       |
| Multi-Purpose Clock Generator (MCG)            | 3       |
| Low Power Oscillator (XOSCVLP)                 | 1       |
| Carrier Modulator Timer (CMT)                  | 1       |
| Programable Analog Comparator (PRACMP)         | 1       |
| Serial Communications Interface (SCI)          | 4       |
| Serial Peripheral Interface (SPI)              | 5       |
| Time of Day (TOD)                              | 1       |
| Universal Serial Bus (USB) <sup>1</sup>        | 1       |
| Timer Pulse-Width Modulator (TPM)              | 3       |
| System Integration Module (SIM)                | 1       |
| Cyclic Redundancy Check (CRC)                  | 3       |
| Keyboard Interrupt (KBI)                       | 2       |
| Voltage Reference (VREF)                       | 1       |
| Voltage Regulator (VREG)                       | 1       |
| Interrupt Request (IRQ)                        | 3       |
| Flash Wrapper                                  | 1       |
| GPIO                                           | 2       |
| Port Control                                   | 1       |

| Table 1-2. | Versions | of On-Chip | Modules |
|------------|----------|------------|---------|
|            |          | •••••••    |         |

<sup>1</sup> USB Module not available on MC9S08MM32A devices.

**Chapter 1. Device Overview** 

## 1.3 System Clock Distribution

Figure 1-2 shows a simplified clock connection diagram. Some modules in the MCU have selectable clock inputs as shown. The clock inputs to the modules indicate the clock(s) that are used to drive the module function. All memory mapped registers associated with the modules are clocked with BUSCLK.



Note: The ADC has minimum and maximum frequency requirements. See the ADC chapter and the *MC9S08MM128/64/32/32A'Data Sheet*. Flash memory has frequency requirements for program and erase operations. Each ADC also has it's own internal asynchronous clock source, which is not shown above.

\* The fixed frequency clock (FFCLK) is internally synchronized to the bus clock (BUSCLK) and must not exceed one half of the bus clock frequency.

### Figure 1-2. System Clock Distribution Diagram

## 1.3.1 System Clocks

Table 1-3 describes each of the system clocks.

| Clock                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCGOUT               | <ul> <li>This clock source is used as the CPU clock and is divided by two to generate the peripheral bus clock. Control bits in the MCG control registers determine which of three clock sources is connected:</li> <li>Internal reference clock</li> <li>External reference clock</li> <li>Frequency-locked loop (FLL) or phase-locked loop (PLL) output</li> <li>This clock drives the CPU, debug, RAM, and BDM directly and is divided by two to clock all</li> </ul> |
|                      | peripherals (BUSCLK).<br>See Chapter 15, "Multipurpose Clock Generator (S08MCGV3)," for details on configuring the<br>MCGOUT clock.                                                                                                                                                                                                                                                                                                                                      |
| MCGLCLK              | This clock source is derived from the digitally controlled oscillator (DCO) of the MCG. Development tools can select this internal self-clocked source to speed up BDC communications in systems where the bus clock is slow.                                                                                                                                                                                                                                            |
| MCGERCLK             | <b>MCG External Reference Clock</b> —This is the external reference clock and can be selected as the alternate clock for the ADC.                                                                                                                                                                                                                                                                                                                                        |
| MCGIRCLK             | <b>MCG Internal Reference Clock</b> —This is the internal reference clock and can be selected as the TOD clock source.                                                                                                                                                                                                                                                                                                                                                   |
| MCGFFCLK             | <b>MCG Fixed-Frequency Clock</b> —This clock is divided by 2 to generate the fixed frequency clock (FFCLK) after being synchronized to the bus clock. It can be selected as clock source for the TPM modules. The frequency of the FFCLK is determined by the settings of the MCG.                                                                                                                                                                                       |
| LPOCLK               | <b>Low-power Oscillator Clock</b> —This clock is generated from an internal low-power oscillator that is completely independent of the MCG module. The LPOCLK can be selected as the clock source to the TOD or COP.                                                                                                                                                                                                                                                     |
| TPMCLK               | <b>TPM Clock</b> —An optional external clock source for the TPMs. This clock must be limited to one-quarter the frequency of the bus clock for synchronization.                                                                                                                                                                                                                                                                                                          |
| ADACK (not<br>shown) | The ADC module also has an internally generated asynchronous clock that allows it to run in STOP mode (ADACK). This signal is not available externally.                                                                                                                                                                                                                                                                                                                  |
| OSCOUT1              | Low-power crystal oscillator output that can be used as the reference clock to the MCG or the TOD.                                                                                                                                                                                                                                                                                                                                                                       |
| OSCOUT2              | Low-power crystal oscillator output that can be used as the reference clock to the MCG.                                                                                                                                                                                                                                                                                                                                                                                  |

#### Table 1-3. System Clocks

## 1.3.2 Clock Gating

To save power, peripheral clocks can be shut off by programming the system clock gating registers. For details, refer to Section 5.7.8, "System Clock Gating Control 1 Register (SCGC1)".

# 1.3.3 MCG Modes of Operation

The MCG operates in one of the modes described in Table 1-4.

#### Table 1-4. MCG Modes

| Mode                               | Related field values <sup>1</sup>                                                                                                     | Description                                                                                                                                                                                                                                                                                                                        |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FLL Engaged Internal (FEI)         | <ul> <li>MCGC1[IREFS] = 1</li> <li>MCGC1[CLKS] = 00</li> <li>MCGC3[PLLS] = 0</li> </ul>                                               | Default. The MCG supplies a clock derived from one of the<br>on-chip FLLs, which is sourced by the internal reference<br>clock. Upon exiting reset, the default FLL is that which<br>generates the x MHz bus / y MHz CPU clocks.                                                                                                   |
| FLL Engaged External (FEE)         | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 00</li> <li>MCGC3[PLLS] = 0</li> </ul>                                               | The MCG supplies a clock derived from the FLL, which is sourced from an external reference clock (or crystal oscillator).                                                                                                                                                                                                          |
| FLL Bypassed Internal (FBI)        | <ul> <li>MCGC1[IREFS] = 1</li> <li>MCGC1[CLKS] = 01</li> <li>MCGC3[PLLS] = 0</li> <li>XCSM[ENBDM] = 1 or<br/>MCGC2[LP] = 0</li> </ul> | The FLL is enabled and sourced by the internal reference clock but is bypassed. The MCGOUT clock is derived from the internal reference clock.                                                                                                                                                                                     |
| FLL Bypassed External (FBE)        | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 10</li> <li>MCGC3[PLLS] = 0</li> <li>XCSM[ENBDM] = 1 or<br/>MCGC2[LP] = 0</li> </ul> | The FLL is enabled and controlled by an external reference<br>clock but is bypassed. The MCGOUT clock is derived from<br>the external reference clock. The external reference clock<br>can be an external crystal/resonator supplied by an XOSC1<br>or XOSC2 controlled by the MCG, or it can be another<br>external clock source. |
| PLL Engaged External (PEE)         | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 00</li> <li>MCGC3[PLLS] = 1</li> </ul>                                               | The MCG supplies a clock derived from the PLL, which is sourced from an external reference clock (or crystal oscillator).                                                                                                                                                                                                          |
| PLL Bypassed External (PBE)        | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 10</li> <li>MCGC3[PLLS] = 1</li> <li>XCSM[ENBDM] = 1 or<br/>MCGC2[LP] = 0</li> </ul> | The MCG supplies a clock MCGOUT derived from the external reference clock (or crystal oscillator). The PLL is also sourced from the external clock source but is bypassed.                                                                                                                                                         |
| Bypassed Low Power Internal (BLPI) | <ul> <li>MCGC1[IREFS] = 1</li> <li>MCGC1[CLKS] = 01</li> <li>XCSM[ENBDM] = 0<br/>and MCGC2[LP] = 1</li> </ul>                         | The FLL and PLL are disabled and bypassed, and the MCG supplies MCGOUT derived from the internal reference clock.                                                                                                                                                                                                                  |
| Bypassed Low Power External (BLPE) | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 10</li> <li>XCSM[ENBDM] = 0<br/>and MCGC2[LP] = 1</li> </ul>                         | The FLL and PLL are disabled and bypassed, and the MCG supplies MCGOUT derived from the external reference clock.                                                                                                                                                                                                                  |
| STOP                               | —                                                                                                                                     | The FLL and PLL are disabled, and the internal or external reference clocks can be selected to be enabled or disabled. The microcontroller does not provide a microcontroller clock source unless BDC[ENBDM] is enabled.                                                                                                           |

<sup>1</sup> For descriptions of the MCGC1, MCGC2, and MCGC3 registers, see Chapter 15, "Multipurpose Clock Generator (S08MCGV3)".

## 1.3.4 MCG Mode State Diagram

Figure 1-3 shows the valid state transitions for the MCG.

The IREFS and CLKS fields are contained within the MCG module definition. The LP bit is part of the on-chip power management controller (PMC) block.

The clock source for the BDC is controlled by the BDC clksw bit. Choices for the BDC clock are MCGOUT and the output from DCO.



# Chapter 2 Pins and Connections

## 2.1 Introduction

This chapter describes signals that connect to package pins. It includes pinout diagrams, a table of signal properties, and detailed discussion of signals.

## 2.2 Device Pin Assignment

### 2.2.1 64-Pin LQFP

The following two figures show the 64-pin LQFP pinout configuration. The first illustrates the pinout configuration for MC9S08MM128, MC9S08MM64, and MC9S08MM32 devices.



Figure 2-1. 64-Pin LQFP for MC9S08MM128, MC9S08MM64, and MC9S08MM32 devices

For MC9S08MM32A devices, pins 56, 57, 58, and 59 are no connects (NC) as illustrated in the following figure.



Figure 2-2. 64-Pin LQFP for MC9S08MM32A devices

### 2.2.2 80-Pin LQFP

The following figure shows the 80-pin LQFP pinout configuration.



Figure 2-3. 80-Pin LQFP

### 2.2.3 81-Pin MAPBGA

The following figure shows the 81-pin MAPBGA pinout configuration.

|   | 1     | 2       | 3       | 4      | 5     | 6      | 7    | 8    | 9    |
|---|-------|---------|---------|--------|-------|--------|------|------|------|
| A | IRO   | PTG0    | PTF6    | USB_DP | VBUS  | VUSB33 | PTF4 | PTF3 | PTE4 |
| В | PTF7  | PTA0    | PTG1    | USB_DM | PTF5  | PTE7   | PTF1 | PTF0 | PTE3 |
| С | PTA4  | PTA5    | PTA6    | PTA1   | PTF2  | PTE6   | PTE5 | PTE2 | PTE1 |
| D | INP1- | PTA7    | PTB0    | PTB1   | PTA2  | PTA3   | PTD5 | PTD7 | PTE0 |
| E | OUT1  | VINN1   | OUT2    | VDD2   | VDD3  | VDD1   | PTD2 | PTD3 | PTD6 |
| F | VINP1 | TRIOUT1 | INP2-   | VSS2   | VSS3  | VSS1   | PTB7 | PTC7 | PTD4 |
| G | DADP0 | DACO    | TRIOUT2 | VINN2  | VREFO | PTB6   | PTC0 | PTC1 | PTC2 |
| Н | DADMO | DADM1   | DADP1   | VINP2  | PTC3  | PTC4   | PTD0 | PTC5 | PTC6 |
| J | VSSA  | VREFL   | VREFH   | VDDA   | PTB2  | PTB3   | PTD1 | PTB4 | PTB5 |

Figure 2-4. 81-Pin MAPBGA

**Chapter 2. Pins and Connections** 

### 2.2.4 Pin Assignments

Table 2-1 shows the package pin assignments.

### NOTE

When an alternative function is first enabled, it is possible to get a spurious edge to the module, user software must clear out any associated flags before interrupts are enabled. Table 2-1 illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. It is recommended that all modules that share a pin be disabled before enabling another module.

| P         | ackag   | е       |                     |         |      |      |                      |
|-----------|---------|---------|---------------------|---------|------|------|----------------------|
| 81 MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | ALT1    | ALT2 | ALT3 | Composite Pin Name   |
| B2        | 1       | 1       | PTA0                | SS1     |      | —    | PTA0/SS1             |
| A1        | 2       | 2       | IRO                 | —       | _    | —    | IRO                  |
| C4        | 3       |         | PTA1                | KBI1P0  | TX1  | —    | PTA1/KBI1P0/TX1      |
| D5        | 4       | _       | PTA2                | KBI1P1  | RX1  | ADP4 | PTA2/KBI1P1/RX1/ADP4 |
| D6        | 5       | _       | PTA3                | KBI1P2  | ADP5 | —    | PTA3/KBI1P2/ADP5     |
| C1        | 6       | 3       | PTA4                | INP1+   |      | —    | PTA4/INP1+           |
| C2        | 7       | 4       | PTA5                | —       |      | —    | PTA5                 |
| C3        | 8       | 5       | PTA6                | —       |      | —    | PTA6                 |
| D2        | 9       | 6       | PTA7                | INP2+   | _    | _    | PTA7/INP2+           |
| D3        | 10      | 7       | PTB0                | —       | _    | —    | PTB0                 |
| D4        | 11      | 8       | PTB1                | BLMS    | _    | —    | PTB1/BLMS            |
| J1        | 12      | 9       | VSSA                | —       | _    | —    | VSSA                 |
| J2        | 13      | 10      | VREFL               | —       | _    | —    | VREFL                |
| D1        | 14      | 11      | INP1-               | —       | _    | —    | INP1-                |
| E1        | 15      | 12      | OUT1                | —       | _    | —    | OUT1                 |
| F2        | 16      | 13      | DADP2               | TRIOUT1 | _    | _    | DADP2/TRIOUT1        |
| F1        | 17      | 14      | VINP1               | —       | —    | —    | VINP1                |
| E2        | 18      | 15      | DADM2               | VINN1   | —    | —    | DADM2/VINN1          |

#### Table 2-1. Package Pin Assignments

| Pa        | ackag   | е       |                     |         |         |       |                           |
|-----------|---------|---------|---------------------|---------|---------|-------|---------------------------|
| 81 MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | ALT1    | ALT2    | ALT3  | Composite Pin Name        |
| F3        | 19      | 16      | INP2-               |         |         |       | INP2-                     |
| E3        | 20      | 17      | OUT2                | _       | _       | _     | OUT2                      |
| G2        | 21      | 18      | DACO                | _       | _       | _     | DACO                      |
| G3        | 22      | 19      | DADP3               | TRIOUT2 | _       | _     | DADP3/TRIOUT2             |
| H4        | 23      | 20      | VINP2               | —       | —       | _     | VINP2                     |
| G4        | 24      | 21      | DADM3               | VINN2   | —       | _     | DADM3/VINN2               |
| G1        | 25      | 22      | DADP0               | —       | —       | _     | DADP0                     |
| H1        | 26      | 23      | DADM0               | _       | —       | _     | DADM0                     |
| G5        | 27      | 24      | VREFO               | _       | —       | _     | VREFO                     |
| H3        | 28      | —       | DADP1               | —       | —       | _     | DADP1                     |
| H2        | 29      | —       | DADM1               | —       | —       | _     | DADM1                     |
| JЗ        | 30      | 25      | VREFH               | _       | —       |       | VREFH                     |
| J4        | 31      | 26      | VDDA                | _       | —       |       | VDDA                      |
| F4        | 32      | 27      | VSS2                | _       | —       |       | VSS2                      |
| J5        | 33      | 28      | PTB2                | EXTAL1  | —       |       | PTB2/EXTAL1               |
| J6        | 34      | 29      | PTB3                | XTAL1   | —       |       | PTB3/XTAL1                |
| E4        | 35      | 30      | VDD2                | _       | —       |       | VDD2                      |
| J8        | 36      | 31      | PTB4                | EXTAL2  | —       |       | PTB4/EXTAL2               |
| J9        | 37      | 32      | PTB5                | XTAL2   | —       |       | PTB5/XTAL2                |
| G6        | 38      | —       | PTB6                | KBI1P3  | —       | _     | PTB6/KBI1P3               |
| F7        | 39      | _       | PTB7                | KBI1P4  | —       | _     | PTB7/KBI1P4               |
| G7        | 40      | 33      | PTC0                | MOSI2   | —       |       | PTC0/MOSI2                |
| G8        | 41      | 34      | PTC1                | MISO2   | —       |       | PTC1/MISO2                |
| G9        | 42      | 35      | PTC2                | KBI1P5  | SPSCK2  | ADP6  | PTC2/KBI1P5/SPSCK2/ADP6   |
| H5        | 43      | 36      | PTC3                | KBI1P6  | SS2     | ADP7  | PTC3/KBI1P6/SS2/ADP7      |
| H6        | 44      | 37      | PTC4                | KBI1P7  | CMPP0   | ADP8  | PTC4/KBI1P7/CMPP0/ADP8    |
| H8        | 45      | 38      | PTC5                | KBI2P0  | CMPP1   | ADP9  | PTC5/KBI2P0/CMPP1/ADP9    |
| H9        | 46      | 39      | PTC6                | KBI2P1  | PRACMPO | ADP10 | PTC6/KBI2P1/PRACMPO/ADP10 |
| F8        | 47      | 40      | PTC7                | KBI2P2  | CLKOUT  | ADP11 | PTC7/KBI2P2/CLKOUT/ADP11  |

| Table 2-1. Pac | kage Pin A | ssignments | (Continued) |
|----------------|------------|------------|-------------|
|----------------|------------|------------|-------------|

| P         | ackag   | е       |                     |         |         |      |                       |
|-----------|---------|---------|---------------------|---------|---------|------|-----------------------|
| 81 MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | ALT1    | ALT2    | ALT3 | Composite Pin Name    |
| H7        | 48      | 41      | PTD0                | BKGD    | MS      | _    | PTD0/BKGD/MS          |
| J7        | 49      | 42      | PTD1                | CMPP2   | RESET   | —    | PTD1/CMPP2/RESET      |
| E7        | 50      | 43      | PTD2                | TPM1CH0 | —       | —    | PTD2TPM1CH0           |
| E8        | 51      | 44      | PTD3                | TPM1CH1 | —       | _    | PTD3/TPM1CH1          |
| F9        | 52      | 45      | PTD4                | SDA     | TPM1CH2 | _    | PTD4/SDA/TPM1CH2      |
| D7        | 53      | 46      | PTD5                | SCL     | TPM1CH3 | _    | PTD5/SCL/TPM1CH3      |
| E9        | 54      | 47      | PTD6                | TX1     | —       | _    | PTD6/TX1              |
| D8        | 55      | 48      | PTD7                | RX1     | —       | —    | PTD7/RX1              |
| D9        | 56      | _       | PTE0                | KBI2P3  | —       | _    | PTE0/KBI2P3           |
| C9        | 57      | _       | PTE1                | KBI2P4  | —       | _    | PTE1/KBI2P4           |
| C8        | 58      | _       | PTE2                | KBI2P5  | —       | _    | PTE2/KBI2P5           |
| B9        | 59      | _       | PTE3                | KBI2P6  | —       | _    | PTE3/KBI2P6           |
| A9        | 60      | 49      | PTE4                | CMPP3   | TPMCLK  | IRQ  | PTE4/CMPP3/TPMCLK/IRQ |
| F5        | 61      | 50      | VSS3                | _       | —       | _    | VSS3                  |
| E5        | 62      | 51      | VDD3                | _       | —       | _    | VDD3                  |
| C7        | 63      | 52      | PTE5                | TX2     | —       | _    | PTE5/TX2              |
| C6        | 64      | 53      | PTE6                | RX2     | —       | _    | PTE6/RX2              |
| B6        | 65      | _       | PTE7                | TPM2CH3 | —       | _    | PTE7/TPM2CH3          |
| B8        | 66      | _       | PTF0                | TPM2CH2 | —       | _    | PTF0/TPM2CH2          |
| B7        | 67      | 54      | PTF1                | RX2     | TPM2CH1 | _    | PTF1/RX2/TPM2CH1      |
| C5        | 68      | 55      | PTF2                | TX2     | TPM2CH0 | _    | PTF2/TX2/TPM2CH0      |
| A8        | 69      | _       | PTF3                | SCL     | —       | _    | PTF3/SCL              |
| A7        | 70      | _       | PTF4                | SDA     | —       | _    | PTF4/SDA              |
| B5        | 71      |         | PTF5                | KBI2P7  | —       | _    | PTF5/KBI2P7           |
| A6        | 72      | 56      | VUSB33 <sup>1</sup> | _       | —       | _    | VUSB33                |
| B4        | 73      | 57      | USB_DM <sup>2</sup> | —       | —       | _    | USB_DM                |
| A4        | 74      | 58      | USB_DP <sup>3</sup> |         | —       |      | USB_DP                |
| A5        | 75      | 59      | VBUS <sup>4</sup>   | _       | —       | _    | VBUS                  |
| F6        | 76      | 60      | VSS1                | _       |         | _    | VSS1                  |

| Table 2-1. Package Pin Assignments (Continued |
|-----------------------------------------------|
|-----------------------------------------------|

| P         | Package |         |                     |        |      |      |                    |
|-----------|---------|---------|---------------------|--------|------|------|--------------------|
| 81 MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | ALT1   | ALT2 | ALT3 | Composite Pin Name |
| E6        | 77      | 61      | VDD1                | —      | —    | —    | VDD1               |
| A3        | 78      | 62      | PTF6                | MOSI1  | —    | —    | PTF6/MOSI1         |
| B1        | 79      | 63      | PTF7                | MISO1  | —    | —    | PTF7/MISO1         |
| A2        | 80      | 64      | PTG0                | SPSCK1 | —    | —    | PTG0/SPSCK1        |
| B3        | _       |         | PTG1                | —      | —    | —    | PTG1               |

Table 2-1. Package Pin Assignments (Continued)

<sup>1</sup> NC on MC9S08MM32A devices.

<sup>2</sup> NC on MC9S08MM32A devices.

<sup>3</sup> NC on MC9S08MM32A devices.

<sup>4</sup> NC on MC9S08MM32A devices.

## 2.2.5 Pinout Summary

The following tables identify pin options on a peripheral-by-peripheral basis.

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name   | ΡΤΑ  |
|--------------|---------|---------|---------------------|----------------------|------|
| B2           | 1       | 1       | PTA0                | PTA0/SS1             | PTA0 |
| C4           | 3       | —       | PTA1                | PTA1/KBI1P0/TX1      | PTA1 |
| D5           | 4       | —       | PTA2                | PTA2/KBI1P1/RX1/ADP4 | PTA2 |
| D6           | 5       | —       | PTA3                | PTA3/KBI1P2/ADP5     | PTA3 |
| C1           | 6       | 3       | PTA4                | PTA4/INP1+           | PTA4 |
| C2           | 7       | 4       | PTA5                | PTA5                 | PTA5 |
| C3           | 8       | 5       | PTA6                | PTA6                 | PTA6 |
| D2           | 9       | 6       | PTA7                | PTA7/INP2+           | PTA7 |

Table 2-2. PTA Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | РТВ  |
|--------------|---------|---------|---------------------|--------------------|------|
| D3           | 10      | 7       | PTB0                | PTB0               | PTB0 |
| D4           | 11      | 8       | PTB1                | PTB1/BLMS          | PTB1 |
| J5           | 33      | 28      | PTB2                | PTB2/EXTAL1        | PTB2 |
| J6           | 34      | 29      | PTB3                | PTB3/XTAL1         | PTB3 |
| J8           | 36      | 31      | PTB4                | PTB4/EXTAL2        | PTB4 |
| J9           | 37      | 32      | PTB5                | PTB5/XTAL2         | PTB5 |
| G6           | 38      | —       | PTB6                | PTB6/KBI1P3        | PTB6 |
| F7           | 39      | —       | PTB7                | PTB7/KBI1P4        | PTB7 |

#### Table 2-3. PTB Pinout Summary

#### Table 2-4. PTC Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name        | РТС  |
|--------------|---------|---------|---------------------|---------------------------|------|
| G7           | 40      | 33      | PTC0                | PTC0/MOSI2                | PTC0 |
| G8           | 41      | 34      | PTC1                | PTC1/MISO2                | PTC1 |
| G9           | 42      | 35      | PTC2                | PTC2/KBI1P5/SPSCK2/ADP6   | PTC2 |
| H5           | 43      | 36      | PTC3                | PTC3/KBI1P6/SS2/ADP7      | PTC3 |
| H6           | 44      | 37      | PTC4                | PTC4/KBI1P7/CMPP0/ADP8    | PTC4 |
| H8           | 45      | 38      | PTC5                | PTC5/KBI2P0/CMPP1/ADP9    | PTC5 |
| H9           | 46      | 39      | PTC6                | PTC6/KBI2P1/PRACMPO/ADP10 | PTC6 |
| F8           | 47      | 40      | PTC7                | PTC7/KBI2P2/CLKOUT/ADP11  | PTC7 |

#### Table 2-5. PTD Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | PTD  |
|--------------|---------|---------|---------------------|--------------------|------|
| H7           | 48      | 41      | PTD0                | PTD0/BKGD/MS       | PTD0 |
| J7           | 49      | 42      | PTD1                | PTD1/CMPP2/RESET   | PTD1 |
| E7           | 50      | 43      | PTD2                | PTD2/TPM1CH0       | PTD2 |
| E8           | 51      | 44      | PTD3                | PTD3/TPM1CH1       | PTD3 |
| F9           | 52      | 45      | PTD4                | PTD4/SDA/TPM1CH2   | PTD4 |
| D7           | 53      | 46      | PTD5                | PTD5/SCL/TPM1CH3   | PTD5 |
| E9           | 54      | 47      | PTD6                | PTD6/TX1           | PTD6 |
| D8           | 55      | 48      | PTD7                | PTD7/RX1           | PTD7 |

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name    | РТЕ  |
|--------------|---------|---------|---------------------|-----------------------|------|
| D9           | 56      | —       | PTE0                | PTE0/KBI2P3           | PTE0 |
| C9           | 57      | —       | PTE1                | PTE1/KBI2P4           | PTE1 |
| C8           | 58      | —       | PTE2                | PTE2/KBI2P5           | PTE2 |
| B9           | 59      | —       | PTE3                | PTE3/KBI2P6           | PTE3 |
| A9           | 60      | 49      | PTE4 <sup>1</sup>   | PTE4/CMPP3/TPMCLK/IRQ | PTE4 |
| C7           | 63      | 52      | PTE5                | PTE5/TX2              | PTE5 |
| C6           | 64      | 53      | PTE6                | PTE6/RX2              | PTE6 |
| B6           | 65      | —       | PTE7                | PTE7/TPM2CH3          | PTE7 |

#### Table 2-6. PTE Pinout Summary

<sup>1</sup> PTE4/CMPP3/TPMCLK/IRQ is limited to input-only for the port I/O function.

#### Table 2-7. PTF Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | PTF  |
|--------------|---------|---------|---------------------|--------------------|------|
| B8           | 66      | -       | PTF0                | PTF0/TPM2CH2       | PTF0 |
| B7           | 67      | 54      | PTF1                | PTF1/RX2/TPM2CH1   | PTF1 |
| C5           | 68      | 55      | PTF2                | PTF2/TX2/TPM2CH0   | PTF2 |
| A8           | 69      | _       | PTF3                | PTF3/SCL           | PTF3 |
| A7           | 70      | -       | PTF4                | PTF4/SDA           | PTF4 |
| B5           | 71      | -       | PTF5                | PTF5/KBI2P7        | PTF5 |
| A3           | 78      | 62      | PTF6                | PTF6/MOSI1         | PTF6 |
| B1           | 79      | 63      | PTF7                | PTF7/MISO1         | PTF7 |

### Table 2-8. PTG Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | PTG  |
|--------------|---------|---------|---------------------|--------------------|------|
| A2           | 80      | 64      | PTG0                | PTG0/SPSCK1        | PTG0 |
| B3           | —       | _       | PTG1                | PTG1               | PTG1 |

#### Table 2-9. OSC1 Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | OSC1   |
|--------------|---------|---------|---------------------|--------------------|--------|
| J5           | 33      | 28      | PTB2                | PTB2/EXTAL1        | EXTAL1 |
| J6           | 34      | 29      | PTB3                | PTB3/XTAL1         | XTAL1  |

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | OSC2   |
|--------------|---------|---------|---------------------|--------------------|--------|
| J8           | 36      | 31      | PTB4                | PTB4/EXTAL2        | EXTAL2 |
| J9           | 37      | 32      | PTB5                | PTB5/XTAL2         | XTAL2  |

### Table 2-10. OSC2 Pinout Summary

### Table 2-11. KBI1 Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name      | KBI1   |
|--------------|---------|---------|---------------------|-------------------------|--------|
| C4           | 3       | —       | PTA1                | PTA1/KBI1P0/TX1         | KBI1P0 |
| D5           | 4       | —       | PTA2                | PTA2/KBI1P1/RX1/ADP4    | KBI1P1 |
| D6           | 5       | —       | PTA3                | PTA3/KBI1P2/ADP5        | KBI1P2 |
| G6           | 38      | —       | PTB6                | PTB6/KBI1P3             | KBI1P3 |
| F7           | 39      | —       | PTB7                | PTB7/KBI1P4             | KBI1P4 |
| G9           | 42      | 35      | PTC2                | PTC2/KBI1P5/SPSCK2/ADP6 | KBI1P5 |
| H5           | 43      | 36      | PTC3                | PTC3/KBI1P6/SS2/ADP7    | KBI1P6 |
| H6           | 44      | 37      | PTC4                | PTC4/KBI1P7/CMPP0/ADP8  | KBI1P7 |

### Table 2-12. KBI2 Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name        | KBI2   |
|--------------|---------|---------|---------------------|---------------------------|--------|
| H8           | 45      | 38      | PTC5                | PTC5/KBI2P0/CMPP1/ADP9    | KBI2P0 |
| H9           | 46      | 39      | PTC6                | PTC6/KBI2P1/PRACMPO/ADP10 | KBI2P1 |
| F8           | 47      | 40      | PTC7                | PTC7/KBI2P2/CLKOUT/ADP11  | KBI2P2 |
| D9           | 56      | —       | PTE0                | PTE0/KBI2P3               | KBI2P3 |
| C9           | 57      | —       | PTE1                | PTE1/KBI2P4               | KBI2P4 |
| C8           | 58      | —       | PTE2                | PTE2/KBI2P5               | KBI2P5 |
| B9           | 59      | _       | PTE3                | PTE3/KBI2P6               | KBI2P6 |
| B5           | 71      | —       | PTF5                | PTF5/KBI2P7               | KBI2P7 |

### Table 2-13. SPI Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | SPI1   |
|--------------|---------|---------|---------------------|--------------------|--------|
| B1           | 79      | 63      | PTF7                | PTF7/MISO1         | MISO1  |
| A3           | 78      | 62      | PTF6                | PTF6/MOSI1         | MOSI1  |
| A2           | 80      | 64      | PTG0                | PTG0/SPSCK1        | SPSCK1 |
| B2           | 1       | 1       | PTA0                | PTA0/SS1           | SS1    |

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name      | SPI2   |
|--------------|---------|---------|---------------------|-------------------------|--------|
| G8           | 41      | 34      | PTC1                | PTC1/MISO2              | MISO2  |
| G7           | 40      | 33      | PTC0                | PTC0/MOSI2              | MOSI2  |
| G9           | 42      | 35      | PTC2                | PTC2/KBI1P5/SPSCK2/ADP6 | SPSCK2 |
| H5           | 43      | 36      | PTC3                | PTC3/KBI1P6/SS2/ADP7    | SS2    |

#### Table 2-14. SPI2 Pinout Summary

### Table 2-15. IIC Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | IIC |
|--------------|---------|---------|---------------------|--------------------|-----|
| D7           | 53      | 46      | PTD5                | PTD5/SCL/TPM1CH3   | SCL |
| A8           | 69      | —       | PTF3                | PTF3/SCL           | SCL |
| F9           | 52      | 45      | PTD4                | PTD4/SDA/TPM1CH2   | SDA |
| A7           | 70      | —       | PTF4                | PTF4/SDA           | SDA |

### Table 2-16. Other Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name       | Other   |
|--------------|---------|---------|---------------------|--------------------------|---------|
| H7           | 48      | 41      | PTD0                | PTD0/BKGD/MS             | BKGD/MS |
| F8           | 47      | 40      | PTC7                | PTC7/KBI2P2/CLKOUT/ADP11 | CLKOUT  |
| A9           | 60      | 49      | PTE4                | PTE4/CMPP3/TPMCLK/IRQ    | IRQ     |
| J7           | 49      | 42      | PTD1                | PTD1/CMPP2/RESET         | RESET   |

### Table 2-17. OPAMP Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin<br>Name | OPAMP |
|--------------|---------|---------|---------------------|-----------------------|-------|
| D1           | 14      | 11      | INP1-               | INP1-                 | INP1- |
| C1           | 6       | 3       | PTA4                | PTA4/INP1+            | INP1+ |
| F3           | 19      | 16      | INP2-               | INP2-                 | INP2- |
| D2           | 9       | 6       | PTA7                | PTA7/INP2+            | INP2+ |
| E1           | 15      | 12      | OUT1                | OUT1                  | OUT1  |
| E3           | 20      | 17      | OUT2                | OUT2                  | OUT2  |

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | TRIAMP  |
|--------------|---------|---------|---------------------|--------------------|---------|
| F2           | 16      | 13      | TRIOUT1             | TRIOUT1/DADP2      | TRIOUT1 |
| G3           | 22      | 19      | TRIOUT2             | TRIOUT2/DADP3      | TRIOUT2 |
| E2           | 18      | 15      | VINN1               | VINN1/DADM2        | VINN1   |
| G4           | 24      | 21      | VINN2               | VINN2/DADM3        | VINN2   |
| F1           | 17      | 14      | VINP1               | VINP1              | VINP1   |
| H4           | 23      | 20      | VINP2               | VINP2              | VINP2   |

#### Table 2-18. TRIAMP Pinout Summary

#### Table 2-19. DAC Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | DAC  |
|--------------|---------|---------|---------------------|--------------------|------|
| G2           | 21      | 18      | DACO                | DACO               | DACO |

#### Table 2-20. VREF Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | VREF  |
|--------------|---------|---------|---------------------|--------------------|-------|
| G5           | 27      | 24      | VREFO               | VREFO              | VREFO |

### Table 2-21. CMT Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | СМТ |
|--------------|---------|---------|---------------------|--------------------|-----|
| A1           | 2       | 2       | IRO                 | IRO                | IRO |

#### Table 2-22. P/G Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name | P/G  |
|--------------|---------|---------|---------------------|--------------------|------|
| E6           | 77      | 61      | VDD1                | VDD1               | VDD1 |
| E4           | 35      | 30      | VDD2                | VDD2               | VDD2 |
| E5           | 62      | 51      | VDD3                | VDD3               | VDD3 |
| J4           | 31      | 26      | VDDA                | VDDA               | VDDA |
| F6           | 76      | 60      | VSS1                | VSS1               | VSS1 |
| F4           | 32      | 27      | VSS2                | VSS2               | VSS2 |
| F5           | 61      | 50      | VSS3                | VSS3               | VSS3 |
| J1           | 12      | 9       | VSSA                | VSSA               | VSSA |

| 81<br>MAPBGA | 80<br>LQFP | 64<br>LQFP | Default<br>Function | Composite Pin Name | USB    |
|--------------|------------|------------|---------------------|--------------------|--------|
| B4           | 73         | 57         | USB_DM              | USB_DM             | USB_DM |
| A4           | 74         | 58         | USB_DP              | USB_DP             | USB_DP |
| A5           | 75         | 59         | VBUS                | VBUS               | VBUS   |
| A6           | 72         | 56         | VUSB33              | VUSB33             | VUSB33 |

### Table 2-23. USB Pinout Summary<sup>1</sup>

<sup>1</sup> NOTE: Not available on the MC9S08MM32A

#### Table 2-24. SCI1 Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name   | SCI1 |
|--------------|---------|---------|---------------------|----------------------|------|
| D5           | 4       |         | PTA2                | PTA2/KBI1P1/RX1/ADP4 | RX1  |
| D8           | 55      | 48      | PTD7                | PTD7/RX1             | RX1  |
| C4           | 3       | _       | PTA1                | PTA1/KBI1P0/TX1      | TX1  |
| E9           | 54      | 47      | PTD6                | PTD6/TX1             | TX1  |

#### Table 2-25. SCI2 Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default Composite Pin Name |                  | SCI2 |
|--------------|---------|---------|----------------------------|------------------|------|
| C6           | 64      | 53      | PTE6                       | PTE6/RX2         | RX2  |
| B7           | 67      | 54      | PTF1                       | PTF1/RX2/TPM2CH1 | RX2  |
| C7           | 63      | 52      | PTE5                       | PTE5/TX2         | TX2  |
| C5           | 68      | 55      | PTF2                       | PTF2/TX2/TPM2CH0 | TX2  |

#### Table 2-26. PRACMP Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name        | PRACMP  |
|--------------|---------|---------|---------------------|---------------------------|---------|
| H6           | 44      | 37      | PTC4                | PTC4/KBI1P7/CMPP0/ADP8    | CMPP0   |
| H8           | 45      | 38      | PTC5                | PTC5/KBI2P0/CMPP1/ADP9    | CMPP1   |
| J7           | 49      | 42      | PTD1                | PTD1/CMPP2/RESET          | CMPP2   |
| A9           | 60      | 49      | PTE4                | PTE4/CMPP3/TPMCLK/IRQ     | CMPP3   |
| H9           | 46      | 39      | PTC6                | PTC6/KBI2P1/PRACMPO/ADP10 | PRACMPO |

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name        | ADC   |
|--------------|---------|---------|---------------------|---------------------------|-------|
| H9           | 46      | 39      | PTC6                | PTC6/KBI2P1/PRACMPO/ADP10 | ADP10 |
| F8           | 47      | 40      | PTC7                | PTC7/KBI2P2/CLKOUT/ADP11  | ADP11 |
| D5           | 4       | _       | PTA2                | PTA2/KBI1P1/RX1/ADP4      | ADP4  |
| D6           | 5       | _       | PTA3                | PTA3/KBI1P2/ADP5          | ADP5  |
| G9           | 42      | 35      | PTC2                | PTC2/KBI1P5/SPSCK2/ADP6   | ADP6  |
| H5           | 43      | 36      | PTC3                | PTC3/KBI1P6/SS2/ADP7      | ADP7  |
| H6           | 44      | 37      | PTC4                | PTC4/KBI1P7/CMPP0/ADP8    | ADP8  |
| H8           | 45      | 38      | PTC5                | PTC5/KBI2P0/CMPP1/ADP9    | ADP9  |
| H1           | 26      | 23      | DADM0               | DADM0                     | DADM0 |
| H2           | 29      | _       | DADM1               | DADM1                     | DADM1 |
| E2           | 18      | 15      | VINN1               | VINN1/DADM2               | DADM2 |
| G4           | 24      | 21      | VINN2               | VINN2/DADM3               | DADM3 |
| G1           | 25      | 22      | DADP0               | DADP0                     | DADP0 |
| H3           | 28      | _       | DADP1               | DADP1                     | DADP1 |
| F2           | 16      | 13      | TRIOUT1             | TRIOUT1/DADP2             | DADP2 |
| G3           | 22      | 19      | TRIOUT2             | TRIOUT2/DADP3             | DADP3 |
| J3           | 30      | 10      | VREFH               | VREFH                     | VREFH |
| J2           | 13      | 25      | VREFL               | VREFL                     | VREFL |

| Table | 2-27. | ADC | Pinout | Summarv  |
|-------|-------|-----|--------|----------|
| IUNIO | ~ ~   |     | 1 mout | o anna y |

### Table 2-28. TPM1 Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name    | TPM1    |
|--------------|---------|---------|---------------------|-----------------------|---------|
| E7           | 50      | 43      | PTD2                | PTD2/TPM1CH0          | TPM1CH0 |
| E8           | 51      | 44      | PTD3                | PTD3(D+)/TPM1CH1      | TPM1CH1 |
| F9           | 52      | 45      | PTD4                | PTD4/SDA/TPM1CH2      | TPM1CH2 |
| D7           | 53      | 46      | PTD5                | PTD5/SCL/TPM1CH3      | TPM1CH3 |
| A9           | 60      | 49      | PTE4                | PTE4/CMPP3/TPMCLK/IRQ | TPMCLK  |

### Table 2-29. TPM2 Pinout Summary

| 81<br>MAPBGA | 80 LQFP | 64 LQFP | Default<br>Function | Composite Pin Name    | TPM2    |
|--------------|---------|---------|---------------------|-----------------------|---------|
| C5           | 68      | 55      | PTF2                | PTF2/TX2/TPM2CH0      | TPM2CH0 |
| B7           | 67      | 54      | PTF1                | PTF1/RX2/TPM2CH1      | TPM2CH1 |
| B8           | 66      | —       | PTF0                | PTF0/TPM2CH2          | TPM2CH2 |
| B6           | 65      | —       | PTE7                | PTE7/TPM2CH3          | TPM2CH3 |
| A9           | 60      | 49      | PTE4                | PTE4/CMPP3/TPMCLK/IRQ | TPMCLK  |

**Chapter 2. Pins and Connections** 

## 2.3 Recommended System Connections

Figure 2-5 shows connections that are common to almost all MC9S08MM128 series application systems.



Figure 2-5. Recommended System Connections

**Chapter 2. Pins and Connections** 

### 2.3.1 Interfacing the SCIs to Off-Chip Opto-Isolators

SCI1 is designed with twice the normal I/O drive capability on the TX1 pin. The RX pin can either be fed directly from the digital I/O buffer, or those signals can be pre-conditioned using the comparators as shown in Figure 2-6 Similarly, the TX output can be modulated with the output of one of the timers before being passed off chip.





Controls for the circuitry shown in Figure 2-6 are discussed in Section 5.7.14, "SIM Internal Peripheral Select Register (SIMIPS)."

### 2.3.2 Power

 $V_{DD1,2,3}$  and  $V_{SS1,2,3}$  are the primary power supply pins for the microcontroller. This voltage source supplies power to all I/O buffer circuitry and to an internal voltage regulator. The internal voltage regulator provides regulated lower-voltage source to the CPU and other internal circuitry of the microcontroller.

Typically, application systems have two separate capacitors across the power pins. In this case, there should be a bulk electrolytic capacitor, such as a 10  $\mu$ F tantalum capacitor, to provide bulk charge storage for the overall system and a 0.1  $\mu$ F ceramic bypass capacitor located as close to the microcontroller power pins as practical to suppress high-frequency noise. The MC9S08MM128 series has three V<sub>DD</sub> pins. For the best noise suppression, connect each pin to a bypass capacitor.

 $V_{DDA}$  and  $V_{SSA}$  are the analog power supply pins for the microcontroller. This voltage source supplies power to the ADC, DAC, OPAMP, TRIAMP, and VREF modules. To suppress high-frequency noise, position a 0.1  $\mu$ F ceramic bypass capacitor as close to the microcontroller power pins as practical.

 $V_{USB33}$  maintains an output voltage of 3.3 V and sources enough current for the internal USB transceiver and USB pull-up resistor. The VBUS input supplies the voltage necessary to power the internal USB 3.3V regulator.

For  $V_{USB33}$ , connect two separate capacitors (4.7  $\mu$ F bulk electrolytic stability capacitor and 0.47  $\mu$ F ceramic bypass capacitors) across this pin to ground to decrease the output ripple of this voltage regulator when it is enabled.

### 2.3.3 Oscillator

Immediately after reset, the microcontroller uses an internally generated clock provided by the multipurpose clock generation (MCG) module.

The oscillator (XOSC1 or XOSC2) in this microcontroller is a Pierce oscillator that can accommodate a crystal or ceramic resonator. Optionally, an external clock source can be connected to the EXTAL input pin.

When using the oscillator module in low range and low-power mode, the external components RF, RS, C1 and C2 are not required.

For using the oscillator module in other modes, refer to Figure 2-5 for the following discussion.  $R_S$  (when used) and  $R_F$  should be low-inductance resistors such as carbon composition resistors. Wire-wound resistors, and some metal film resistors, have too much inductance. C1 and C2 normally should be high-quality ceramic capacitors that are specifically designed for high-frequency applications.

 $R_F$  is used to provide a bias path to keep the EXTAL input in its linear range during crystal startup; its value is not generally critical. Typical systems use 1 M $\Omega$  to 10 M $\Omega$ . Higher values are sensitive to humidity and lower values reduce gain and (in extreme cases) could prevent startup.

C1 and C2 are typically in the 5 pF to 25 pF range and are chosen to match the requirements of a specific crystal or resonator. Be sure to take into account printed circuit board (PCB) capacitance and microcontroller pin capacitance when selecting C1 and C2. The crystal manufacturer typically specifies a load capacitance that is the series combination of C1 and C2 (which are usually the same size). As a

#### **Chapter 2. Pins and Connections**

first-order approximation, use 10 pF as an estimate of combined pin and PCB capacitance for each oscillator pin (EXTAL and XTAL).

## 2.3.4 PTD1/CMPP2/RESET

After a power-on reset (POR), the PTD1/CMPP2/RESET pin defaults to RESET. Clearing RSTPE in SOPT1 allows the pin to be a GPIO pin or as an input to the PRACMP. When configured as a GPIO, the pin will remain as a GPIO until the next POR or LVD reset. When enabled, the RESET pin can be used to reset the MCU from an external source when the pin is driven low. Internal power-on reset and low-voltage reset circuitry typically make external reset circuitry unnecessary. This pin is normally connected to the standard 6-pin background debug connector so a development system can directly reset the MCU system. A manual external reset can be added by supplying a simple switch to ground (pull reset pin low to force a reset).

Whenever any non-POR reset is initiated (whether from an external signal or from an internal system), the enabled  $\overline{\text{RESET}}$  pin is driven low for about 66bus cycles. The reset circuitry decodes the cause of reset and records it by setting a corresponding bit in the system reset status register (SRS).

In EMC-sensitive applications, an external RC filter is recommended on the reset pin. See Figure 2-5 for an example.

## 2.3.5 PTE4/CMPP3/TPMCLK/IRQ

The IRQ pin is the input source for the IRQ interrupt. If the IRQ function is not enabled, this pin can be used for other functions. In EMC-sensitive applications, an external RC filter is recommended on the IRQ pin. See Figure 2-5 for an example.

### NOTE

The voltage on the internally pulled up IRQ pin when measured is below  $V_{DD}$ . The internal gates connected to this pin are pulled to  $V_{DD}$ . If the IRQ pin is required to drive to a  $V_{DD}$  level, an external pull-up must be used.

## 2.3.6 Background / Mode Select (PTD0/BKGD/MS)

During a power-on-reset (POR) or background debug force reset (see bit BDFR in Section 5.7.3, "System Background Debug Force Reset Register (SBDFR)," for more information), the BKGD/MS pin functions as a mode select pin. Immediately after any reset, the pin functions as the background pin and can be used for background debug communication.

If the BKGD/MS pin is unconnected, the microcontroller enters normal operating mode at the rising edge of the internal reset after a POR or forced BDC reset. If a debug system is connected to the 6-pin standard background debug header, it can hold BKGD/MS low during a POR or immediately after issuing a background debug force reset<sup>1</sup>, which forces the microcontroller to halt mode.

The BKGD/MS pin is used primarily for background debug controller (BDC) communications using a custom protocol that uses 16 clock cycles of the target microcontroller's BDC clock per bit time. The target

<sup>1.</sup> Specifically, BKGD must be held low through the first 16 cycles after deassertion of the internal reset.

microcontroller's BDC clock could be as fast as the bus clock rate, so there should never be any significant capacitance connected to the BKGD/MS pin that could interfere with background serial communications.

Although the BKGD/MS pin is a pseudo open-drain pin, the background debug communication protocol provides brief, actively driven, high speed-up pulses to ensure fast rise times. Small capacitances from cables and the absolute value of the internal pull-up device play almost no role in determining rise and fall times on the BKGD/MS pin.

## 2.3.7 ADC Reference Pins (V<sub>REFH</sub>, V<sub>REFL</sub>)

The  $V_{REFH}$  and  $V_{REFL}$  pins are the voltage reference high and voltage reference low inputs, respectively, for the ADC module.

## 2.3.8 Bootloader Mode Select (PTB1/BLMS)

During a power-on-reset (POR), the CPU detects the state of the PTB1/BLMS pin that functions as a mode select pin. When the BLMS pin is held low and BKGD/MS is not pulled low, the CPU enters the bootloader mode. During a power-on-reset (POR), an internal pull-up device is automatically enabled in PTB1/BLMS pin. Immediately after reset rises the pin functions as a general-purpose output only pin and an internal pull-up device is automatically disabled.

## 2.3.9 USB Data Pins (USBDP, USBDN)

The USBDP (D+) and USBDN (D–) pins are the analog input/output lines to/from full-speed internal USB transceiver. An optional internal pull-up resistor for the USBDP pin,  $R_{PUDP}$  is available. See Chapter 24, "Universal Serial Bus (S08USBV1)" for more details.

### 2.3.10 General-Purpose I/O and Peripheral Ports

The MC9S08MM128 series microcontrollers support up to 47 general-purpose I/O pins and two Output-only pins (PTB1 and PTD0) and one input-only pin (PTE4). I/O pins are shared with on-chip peripheral functions (timers, serial I/O, ADC, ACMP, etc.).

When a port pin is configured as a general-purpose output or a peripheral uses the port pin as an output, software can select one of two drive strengths and enable or disable slew rate control. When a port pin is configured as a general-purpose input or a peripheral uses the port pin as an input, software can enable a pull-up device. Immediately after reset, all of these pins are configured as high-impedance general-purpose inputs with internal pull-up devices enabled.

When an on-chip peripheral system is controlling a pin, data direction control bits determine what is read from the port data registers, even though the peripheral controls the pin direction via the pin's output buffer

#### **Chapter 2. Pins and Connections**

enable. For information about controlling these pins as general-purpose I/O pins, see Chapter 6, "Parallel Input/Output."

### NOTE

To avoid extra current drain from floating input pins, the reset initialization routine in the application program should enable on-chip pull-up devices or change the direction of unused or non-bonded pins to outputs so they do not float.

# Chapter 3 Modes of Operation

## 3.1 Introduction

The operating modes of the MC9S08MM128 series are described in this chapter. Entry into each mode, exit from each mode, and functionality while in each mode are described.

## 3.2 Features

- Active background mode for code development
- Bootloader mode Enables USB communications to external host for programming and erasing the Flash as an alternate to using the BDC.
- Run mode CPU clocks can be run at full speed and the internal supply is fully regulated.
- LPRUN mode CPU and peripheral clocks are restricted to 125kHz maximum and the internal voltage regulator is in standby
- Wait mode CPU shuts down to conserve power; system clocks are running and full regulation is maintained
- LPWAIT mode CPU shuts down to conserve power; peripheral clocks are restricted to 125kHz maximum and the internal voltage regulator is in standby
- Stop modes System clocks are stopped and voltage regulator is in standby
  - Stop3 All internal circuits are powered for fast recovery
  - Stop2 Partial power down of internal circuits, RAM content is retained, I/O states held

## 3.3 Bootloader Mode

While executing out of the bootloader several qualification factors are examined to determine whether to continue executing bootloader code or begin executing user code. The bootloader ROM can be accessed in bootloader mode or user mode. This section describes the valid operations and protection mechanism in bootloader and user modes.

The following four items will be examined after each reset of the MCU.

- BLMS pin
- SIGNATURE semaphore byte
- Flash block CRC checksum
- CRC BYPASS byte

## 3.3.1 Entering Bootloader Mode

Bootloader mode can be entered in the following four conditions:

- When **BLMS** pin is low and **BKGD/MS** is not pulled low during power-on-reset (POR), the bootloader mode is entered directly with no other qualifications.
- When BLMS pin and BKGD/MS are high during power-on-reset (POR), a CHECKSUM BYPASS flash location is examined. If it is not equal to 0x00 or 0xFF, then the bootloader mode is entered.
- When BLMS pin and BKGD/MS are high during power-on-reset (POR), a CHECKSUM BYPASS flash location is examined. If it is equal to 0xFF, a flash CRC is calculated for the flash array and compared with a FLASHCRC 16-bit word. If the result does not match, then the bootloader mode is entered.
- After a reset (other than a power-on reset), the SIGNATURE semaphore byte is examined. If it is equal to 0xC3, then the bootloader mode is entered.

### 3.3.2 Entering User mode

User mode can be entered in the following three conditions:

- When BLMS pin and BKGD/MS are high during power-on-reset (POR), and the CHECKSUM BYPASS byte is equal to 0x00, the user mode is entered.
- When BLMS pin and BKGD/MS are high during power-on-reset (POR), and the CHECKSUM BYPASS byte is equal to 0xFF, a flash CRC is calculated for the flash array and compared with a FLASHCRC 16-bit word. If the result matches, the user mode is entered.
- When a reset occurs (other than a power-on reset), if the SIGNATURE semaphore is not equal to 0xC3, the user mode is entered.

## 3.3.3 Active Background Mode and Bootloader Mode Arbitrage

During POR, if both BKGD/MS and BLMS pins are low, active background mode is entered.

### 3.3.4 Bootloader Operation

This section describes the bootloader mechanism and bootloader flow chart.

The bootloader software is located in bootloader ROM. User can perform flash erasing and programming when:

- Bootloader mode is entered
- Flash block checksum that has been calculated and flash block checksum do not match after power-on reset
- SIGNATURE value in register matches

### 3.3.4.1 Flash Block Checksum

Upon power-on reset (POR), if BLMSS = 0 and the value of checksum bypass is 0xFF, the bootloader will calculate the flash checksum. The checksum is calculated for the Flash locations:

### (1000:FB00)

The calculated checksum are verified with a checksum written to the two bytes of the flash (FLASHCRC). If the checksum matches, the previous bootloader operation was successful and the MCU jumps to the user code entry and starts to execute user code. If the checksum does not match, it jumps to bootloader entry to wait for commands.

Flash block checksum calculation uses 16-bit CRC.

### 3.3.4.2 SIGNATURE Semaphore Register

After a reset (other than a power-on reset), the bootloader verifies SIGNATURE semaphore register. If SIGNATURE = 0xC3, the MCU jumps to bootloader entry to wait for commands. If not, it jumps to the user code entry and starts to execute user code.

Users are required to provide a mechanism in their application code to set the SIGNATURE to 0xC3 and initiate a reset if they want to re-enter bootloader mode after a successful user code has been programmed. Alternatively, BKGD mode can be entered and SIGNATURE can be updated using BDM commands and reset initiated with BKGD pin high.

### 3.3.4.3 Flash Partial Erase Semaphore

The value of flash partial erase is programmed by the user. Only when flash partial erase is programmed to 0x00, can the partial erase flash array command be supported by bootloader.

The value of this byte is 0xFF when the device is shipped from Freescale.

Boot Mode Entry Flow Chart

**Chapter 3. Modes of Operation** 



Figure 3-1. Bootloader Flow Chart

## 3.4 Run Mode

Run is the normal operating mode for the MC9S08MM128 series. This mode is selected after any internal reset including LVD and when both the BKGD/MS and BLMS pins are high after a POR exit or a BDC forced reset. In this mode, the CPU executes code from internal memory with execution beginning at the address fetched from memory at 0xFFFE:0xFFFF after reset.

## 3.4.1 Low-power Run Mode (LPRun)

In the low-power run mode, the on-chip voltage regulator is put into its standby state. This state uses the minimum power consumption necessary for CPU functionality. Power consumption is most reduced by disabling the clocks to all unused peripherals by clearing the corresponding bits in the SCGC1 and SCGC2 registers.

Before entering this mode, the following conditions must be met:

- BLPE is the selected clock mode for the MCG.
- The HGO bit in the MCGC2 register is clear.
- The bus frequency is less than 125 kHz.
- If enabled, the ADC must be configured to use the asynchronous clock source, ADACK, to meet the ADC minimum frequency requirements. The bandgap channel cannot be converted in low-power run mode.
- If enabled, the TOD must be configured to use an external clock source (OSCOUT) or the 1 kHz low-power oscillator.
- The LVDE or LVDSE bit in SPMSC1 register must be clear. LVD and LVW will automatically be disabled.
- Flash programming/erasing is not allowed.
- ACMP option to compare to internal bandgap reference is not allowed in LPRUN and LPWAIT.
- The MCU cannot be in active background mode.

Once these conditions are met, low-power run mode can be entered by setting the LPR bit in the SPMSC2 register.

To re-enter standard run mode, clear the LPR bit. The LPRS bit in the SPMSC2 register is a read-only status bit that can be used to determine if the regulator is in full regulation mode or not. When LPRS is '0', the regulator is in full regulation mode and the MCU can run at full speed in any clock mode.

### 3.4.1.1 Interrupts in Low-power Run Mode

Low-power run mode provides the option to return to full regulation if any interrupt occurs. This is done by setting the LPWUI bit in the SPMSC2 register. The MCG can then be set for full speed immediately in the interrupt service routine.

- If the LPWUI bit is clear, interrupts will be serviced in low-power run mode.
- If the LPWUI bit is set, LPR and LPRS bits will be cleared and interrupts will be serviced with the regulator in full regulation.

### 3.4.1.2 Resets in Low-power Run Mode

Any reset will exit low-power run mode, clear the LPR and LPRS bits, and return the device to normal run mode.

# 3.5 Active Background Mode

The active background mode functions are managed through the background debug controller (BDC) in the HCS08 core. The BDC, together with the on-chip in-circuit emulator (ICE) debug module (DBG), provides the means for analyzing MCU operation during software development.

Active background mode is entered in any of five ways:

- When the BKGD/MS pin is low during POR or immediately after issuing a background debug force reset
- When a BACKGROUND command is received through the BKGD pin
- When a BGND instruction is executed
- When encountering a BDC breakpoint
- When encountering a DBG breakpoint

After entering active background mode, the CPU is held in a suspended state waiting for serial background commands rather than executing instructions from the user application program.

Background commands are of two types:

- Non-intrusive commands, defined as commands that can be issued while the user program is running. Non-intrusive commands can be issued through the BKGD pin while the MCU is in run mode; non-intrusive commands can also be executed when the MCU is in the active background mode. Non-intrusive commands include:
  - Memory access commands
  - Memory-access-with-status commands
  - BDC register access commands
  - The BACKGROUND command
- Active background commands, which can only be executed while the MCU is in active background mode. Active background commands include commands to:
  - Read or write CPU registers
  - Trace one user program instruction at a time
  - Leave active background mode to return to the user application program (GO)

The active background mode is used to program a bootloader or user application program into the flash program memory before the MCU is operated in run mode for the first time. When the MC9S08MM128 series is shipped from the Freescale factory, the flash program memory is erased by default unless specifically noted, so there is no program that could be executed in run mode until the flash memory is initially programmed. The active background mode can also be used to erase and reprogram the flash memory after it has been previously programmed.
For additional information about the active background mode, refer to Chapter 26, "Development Support."

# 3.6 Wait Mode

Wait mode is entered by executing a WAIT instruction. Upon execution of the WAIT instruction, the CPU enters a low-power state in which it is not clocked. The I bit in the condition code register (CCR) is cleared when the CPU enters wait mode, enabling interrupts. When an interrupt request occurs, the CPU exits wait mode and resumes processing, beginning with the stacking operations leading to the interrupt service routine.

While the MCU is in wait mode, there are some restrictions on which background debug commands can be used.

- Only the BACKGROUND command and memory-access-with-status commands are available while the MCU is in wait mode.
- The memory-access-with-status commands do not allow memory access, but they report an error indicating that the MCU is in stop or wait mode.
- The BACKGROUND command can be used to wake the MCU from wait mode and enter active background mode.

### 3.6.1 Low-power Wait Mode (LPWait)

Low-power wait mode is entered by executing a WAIT instruction while the MCU is in low-power run mode. In the low-power wait mode, the on-chip voltage regulator remains in its standby state (as in the low-power run mode). This state uses the minimum power consumption necessary for most modules to maintain functionality. Power consumption is most reduced by disabling the clocks to all unused peripherals by clearing the corresponding bits in the SCGC register.

The same restrictions on the low-power run mode apply to low-power wait mode.

#### 3.6.1.1 Interrupts in Low-power Wait Mode

If the LPWUI bit is set when the WAIT instruction is executed, then the voltage regulator will return to full regulation when wait mode is exited. The MCG can be set for full speed immediately in the interrupt service routine.

If the LPWUI bit is clear when the WAIT instruction is executed, an interrupt will return the device to low-power run mode.

If the LPWUI bit is set when the WAIT instruction is executed, an interrupt will return the device to normal run mode with full regulation and the LPR and LPRS bits will be cleared.

### 3.6.1.2 Resets in Low-power Wait Mode

Any reset will exit low-power wait mode, clear the LPR and LPRS bits, and return the device to normal run mode.

**Chapter 3. Modes of Operation** 

# 3.7 Stop Modes

One of two stop modes is entered upon execution of a STOP instruction when STOPE in SOPT1 is set. In any stop mode, the bus and CPU clocks are halted. The MCG module can be configured to leave the reference clocks running. See Chapter 15, "Multipurpose Clock Generator (S08MCGV3)," for more information.

Table 3-1 shows all of the control bits that affect stop mode selection and the mode selected under various conditions. The selected mode is entered following the execution of a STOP instruction.

| STOPE | ENBDM <sup>1</sup> | LVDE                | LVDSE   | PPDC           | Stop Mode                           |   |                                                                        |
|-------|--------------------|---------------------|---------|----------------|-------------------------------------|---|------------------------------------------------------------------------|
| 0     | х                  | x                   |         | х              |                                     | х | Stop modes disabled; illegal opcode reset if STOP instruction executed |
| 1     | 1                  | x                   |         | х              | Stop3 with BDM enabled <sup>2</sup> |   |                                                                        |
| 1     | 0                  | Both bits must be 1 |         | х              | Stop3 with voltage regulator active |   |                                                                        |
| 1     | 0                  | Either bit a 0      |         | Either bit a 0 |                                     | 0 | Stop3                                                                  |
| 1     | 0                  | Either              | bit a 0 | 1              | Stop2                               |   |                                                                        |

#### Table 3-1. Stop Mode Selection

<sup>1</sup> ENBDM is located in the BDCSCR which is only accessible through BDC commands, see Section 1.8.1.1, "BDC Status and Control Register (BDCSCR)."

 $^2\,$  When in stop3 mode with BDM enabled, The  $S_{\text{IDD}}$  will be near  $R_{\text{IDD}}$  levels because internal clocks are enabled.

### 3.7.1 Stop2 Mode

Stop2 mode is entered by executing a STOP instruction under the conditions as shown in Table 3-1. Most of the internal circuitry of the MCU is powered off in stop2, with the exception of the RAM. Upon entering stop2, all I/O pin control signals are latched so that the pins retain their states during stop2.

Exit from stop2 is performed by asserting either wake-up pin:  $\overline{\text{RESET}}$  or IRQ.

#### NOTE

IRQ always functions as an active-low wakeup input when the MCU is in stop2, regardless of how the pin is configured before entering stop2. It must be configured as an input before executing a STOP instruction to avoid an immediate exit from stop2. This pin must be driven or pulled high externally while in stop2 mode.

In addition, the TOD interrupt can wake the MCU from stop2, if enabled.

Upon wake-up from stop2 mode, the MCU starts up as from a power-on reset (POR):

- All module control and status registers are reset
- The LVD reset function is enabled and the MCU remains in the reset state if V<sub>DD</sub> is below the LVD trip point (low trip point selected due to POR)
- The CPU takes the reset vector

In addition to the above, upon waking up from stop2, the PPDF bit in SPMSC2 is set. This flag is used to direct user code to go to a stop2 recovery routine. PPDF remains set and the I/O pin states remain latched until a 1 is written to PPDACK in SPMSC2.

To maintain I/O states for pins that were configured as general-purpose I/O before entering stop2, the user must restore the contents of the I/O port registers, which have been saved in RAM, to the port registers before writing to the PPDACK bit. If the port registers are not restored from RAM before writing to PPDACK, then the pins will switch to their reset states when PPDACK is written.

For pins that were configured as peripheral I/O, the user must reconfigure the peripheral module that interfaces to the pin before writing to the PPDACK bit. If the peripheral module is not enabled before writing to PPDACK, the pins will be controlled by their associated port control registers when the I/O latches are opened.

### 3.7.2 Stop3 Mode

Stop3 mode is entered by executing a STOP instruction under the conditions as shown in Table 3-1. The states of all of the internal registers and logic, RAM contents, and I/O pin states are maintained.

Stop3 can be exited by asserting  $\overline{\text{RESET}}$ , or by an interrupt from one of the following sources: TOD interrupt, the USB resume interrupt, LVD, ADC, IRQ, KBI, SCI, or the ACMP.

If stop3 is exited by means of the RESET pin, then the MCU is reset and operation will resume after taking the reset vector. Exit by means of one of the internal interrupt sources results in the MCU taking the appropriate interrupt vector.

### 3.7.2.1 LVD Enabled in Stop Mode

The LVD system is capable of generating either an interrupt or a reset when the supply voltage drops below the LVD voltage. If the LVD is enabled in stop (LVDE and LVDSE bits in SPMSC1 both set) at the time the CPU executes a STOP instruction, then the voltage regulator remains active during stop mode. If the user attempts to enter stop2 with the LVD enabled for stop, the MCU will enter stop3 instead.

For the ADC to operate, the LVD must be left enabled when entering stop3. For the ACMP to operate when ACGBS in ACMPSC is set, the LVD must be left enabled when entering stop3.

For the XOSC to operate with an external reference when RANGE in MCGC2 is set, the LVD must be left enabled when entering stop3.

### 3.7.2.2 Active BDM Enabled in Stop Mode

Entry into the active background mode from run mode is enabled if ENBDM in BDCSCR is set. This register is described in Chapter 26, "Development Support." If ENBDM is set when the CPU executes a STOP instruction, the system clocks to the background debug logic remain active when the MCU enters stop mode. Because of this, background debug communication remains possible. In addition, the voltage regulator does not enter its low-power standby state but maintains full internal regulation. If the user attempts to enter stop2 with ENBDM set, the MCU will enter stop3 instead.

#### Chapter 3. Modes of Operation

Most background commands are not available in stop mode. The memory-access-with-status commands do not allow memory access, but they report an error indicating that the MCU is in stop or wait mode. The BACKGROUND command can be used to wake the MCU from stop and enter active background mode if the ENBDM bit is set. After entering background debug mode, all background commands are available.

### 3.7.3 Stop Modes in Low-power Run Mode

Stop2 mode cannot be entered from low-power run mode. If the PPDC bit is set, then the LPR bit cannot be set. Likewise, if the LPR bit is set, the PPDC bit cannot be set.

Stop3 mode can be entered from low-power run mode by executing the STOP instruction while in low-power run. Exiting stop3 with a reset will put the device back into normal run mode. If LPWUI is clear, interrupts will exit stop3 mode, return the device to low-power run mode, and then service the interrupt. If LPWUI is set, interrupts will exit stop3 mode, put the device into normal run mode, clear LPR and LPRS bits, and then service the interrupt.

## 3.8 Mode Selection

Several control signals are used to determine the current operating mode of the device. Table 3-2 shows the conditions for each of the device's operating modes.

| Mode of Operation                                         | BDCSCR<br>BDM | SPMSC1<br>PMC |                         | SPMSC2<br>PMC |                   | CPU & Peripheral                                           | Affects on Sub-System |                       |
|-----------------------------------------------------------|---------------|---------------|-------------------------|---------------|-------------------|------------------------------------------------------------|-----------------------|-----------------------|
| ENBD                                                      |               | LVDE          | LVDSE                   | LPR           | PPDC              | CLKs                                                       | BDM Clock             | Voltage<br>Regulator  |
| RUN mode                                                  | 0             | х             | x                       | 0             | х                 | on. MCG in any                                             | off                   | on                    |
|                                                           |               | 1             | 1                       | 1             |                   | mode.                                                      |                       |                       |
|                                                           | 1             | х             | х                       | х             |                   |                                                            | on                    |                       |
| LPRUN mode                                                | 0             | 0             | х                       | 1             | 0                 | low frequency                                              | off                   | standby               |
|                                                           |               | 1             | 0                       |               |                   | required. MCG in BLPE mode only.                           |                       |                       |
| WAIT mode — (Assumes                                      | 0             | х             | х                       | 0             | х                 | CPU clock is off;                                          | off                   | on                    |
| WALL instruction executed.)                               |               | 1             | 1 1 1 peripheral clocks |               | peripheral clocks |                                                            |                       |                       |
|                                                           | 1             | x             | x                       | x             |                   | same as RUN<br>mode.                                       | on                    |                       |
| LPWAIT mode — (Assumes                                    | 0             | 0             | х                       | 1             | 0                 | CPU clock is off;                                          | off                   | standby               |
| WAIT instruction executed.)                               |               | 1             | 0                       |               |                   | peripheral clocks<br>at low speed.<br>MCG in BLPE<br>mode. |                       |                       |
| STOP3 — (Assumes STOPE                                    | 0             | 0             | х                       | х             | 0                 | MCG in STOP.                                               | off                   | standby               |
| bit is set and STOP                                       | 0             | 1             | 0                       | х             | 0                 | MCGERCLK                                                   | off                   |                       |
| that STOP3 is used in place<br>of STOP2 if the BDM or LVD | 0             | 1             | 1                       | х             | x                 | OSCOUT<br>optionally on <sup>2</sup>                       | off                   | on - stop<br>currents |
| is enabled.                                               | 1             | x             | х                       | х             | х                 | MCGLCLK still<br>active.                                   | on                    | increased             |

 Table 3-2. Power Mode Selections

#### **Chapter 3. Modes of Operation**

| Mode of Operation                                                                                                                                   | BDCSCR<br>BDM      | SPMSC1<br>PMC |        | SPMSC2<br>PMC |      | CPU & Peripheral                       | Affects on Sub-System |                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|--------|---------------|------|----------------------------------------|-----------------------|--------------------------|
|                                                                                                                                                     | ENBDM <sup>1</sup> | LVDE          | LVDSE  | LPR           | PPDC | CLKs                                   | BDM Clock             | Voltage<br>Regulator     |
| STOP2 — (Assumes STOPE<br>bit is set and STOP<br>instruction executed.) If BDM<br>or LVD is enabled, STOP3<br>will be invoked rather than<br>STOP2. | 0                  | 0             | x<br>0 | 0             | 1    | OSCOUT<br>optionally on <sup>2,3</sup> | off                   | partial<br>power<br>down |

Table 3-2. Power Mode Selections (Continued)

<sup>1</sup> ENBDM is located in the BDC status and control register (BDCSCR) which is write accessible only through BDC commands.

<sup>2</sup> Configured within the MCG module based on the settings of IREFSTEN, EFRESTEN, IRCLKEN and ERCLKEN.

<sup>3</sup> In stop2, CPU, Flash, MCG and all peripheral modules are powered down except for the TOD and LCD.



| Mode   | Regulator State    |
|--------|--------------------|
| RUN    | Full on            |
| WAIT   | Full on            |
| LPRUN  | Standby            |
| LPWAIT | Standby            |
| STOP3  | Standby            |
| STOP2  | Partial power down |

#### Figure 3-2. Allowable Power Mode Transitions for the MC9S08MM128 series

Figure 3-2 illustrates mode state transitions allowed between the legal states shown in Table 3-1. PTB2/RESET must be asserted low or a TOD interrupt must occur to exit STOP2. Interrupts suffice for the other STOP and WAIT modes.

Table 3-3 defines triggers for the various state transitions shown in Figure 3-2.

| Transition # | From   | То     | Trigger                                                                                   |  |
|--------------|--------|--------|-------------------------------------------------------------------------------------------|--|
|              | RUN    | LPRUN  | Configure settings shown in Table 3-1, switch LPR=1 last                                  |  |
| 1            |        | RUN    | Clear LPR                                                                                 |  |
|              | LINON  | non    | Interrupt when LPWUI=1                                                                    |  |
| 2            | RUN    | STOP2  | Pre-configure settings shown in Table 3-1, issue <b>STOP instruction</b>                  |  |
| 2            | STOP2  | RUN    | assert zero on PTB2/RESET <sup>1</sup> or a TOD<br>interrupt, reload environment from RAM |  |
| 3            | LPRUN  | LPWAIT | WAIT instruction                                                                          |  |
| 5            | LPWAIT | LPRUN  | Interrupt when LPWUI=0                                                                    |  |
| 4            | LPRUN  | STOP3  | STOP instruction                                                                          |  |
| 4            | STOP3  | LPRUN  | Interrupt when LPWUI=0                                                                    |  |
| E            | LPWAIT | RUN    | Interrupt when LPWUI=1                                                                    |  |
| 5            | RUN    | LPWAIT | NOT SUPPORTED                                                                             |  |
| 6            | RUN    | WAIT   | WAIT instruction                                                                          |  |
| 0            | WAIT   | RUN    | Interrupt or reset                                                                        |  |
| 7            | STOP3  | RUN    | Interrupt (if LPR = 0, or LPR = 1 and LPWUI =1)<br>or reset                               |  |
|              | RUN    | STOP3  | STOP instruction                                                                          |  |

Table 3-3. Triggers for Transitions Shown in Figure 3-2.

An analog connection from this pin to the on-chip regulator will wake up the regulator, which will then initiate a power-on-reset sequence.

### 3.8.1 On-Chip Peripheral Modules in Stop Modes

When the MCU enters any stop mode, system clocks to the internal peripheral modules are stopped. Even in the exception case (ENBDM = 1), where clocks to the background debug logic continue to operate, clocks to the peripheral systems are halted to reduce power consumption. Refer to Section 3.7.1, "Stop2 Mode," and Section 3.7.2, "Stop3 Mode," for specific information on system behavior in stop modes.

|            | -     |         |  |  |  |  |
|------------|-------|---------|--|--|--|--|
| Perinheral | Mode  |         |  |  |  |  |
| renpheral  | Stop2 | Stop3   |  |  |  |  |
| CPU        | Off   | Standby |  |  |  |  |

Table 3-4. Stop Mode Behavior

1

| Devictorel                | Mode                       |                            |  |  |  |
|---------------------------|----------------------------|----------------------------|--|--|--|
| Peripheral                | Stop2                      | Stop3                      |  |  |  |
| RAM                       | Standby                    | Standby                    |  |  |  |
| Flash                     | Off                        | Standby                    |  |  |  |
| Parallel Port Registers   | Off                        | Standby                    |  |  |  |
| ADC                       | Off                        | Optionally On <sup>1</sup> |  |  |  |
| PRACMP                    | Off                        | Optionally On <sup>2</sup> |  |  |  |
| MCG                       | Off                        | Optionally On <sup>3</sup> |  |  |  |
| IIC                       | Off                        | Standby                    |  |  |  |
| DAC                       | Off Sta                    | ndby                       |  |  |  |
| VREF                      | Optionally on <sup>4</sup> | Optionally on <sup>4</sup> |  |  |  |
| SCIx                      | Off                        | Standby                    |  |  |  |
| SPIx                      | Off                        | Standby                    |  |  |  |
| OPAMPx                    | Off                        | On                         |  |  |  |
| PDB                       | Off                        | Standby                    |  |  |  |
| TRIAMPx                   | Off                        | On                         |  |  |  |
| TOD                       | Optionally On              | Optionally On              |  |  |  |
| CRC                       | Off                        | Standby                    |  |  |  |
| CMT                       | Off                        | Standby                    |  |  |  |
| TPMx                      | Off                        | Standby                    |  |  |  |
| System Voltage Regulator  | Off                        | Standby                    |  |  |  |
| XOSC2                     | Off                        | Optionally On <sup>5</sup> |  |  |  |
| XOSC1                     | Optionally On              | Optionally On <sup>6</sup> |  |  |  |
| I/O Pins                  | States Held                | States Held                |  |  |  |
| USB (SIE and Transceiver) | Off                        | Optionally On <sup>7</sup> |  |  |  |
| USB 3.3-V Regulator       | Off                        | Standby                    |  |  |  |
| USB RAM                   | Standby                    | Standby                    |  |  |  |

#### Table 3-4. Stop Mode Behavior (Continued)

<sup>1</sup> Requires the asynchronous ADC clock and LVD to be enabled, else in standby.

- <sup>2</sup> If ACGBS in ACMPSC is set, LVD must be enabled, else in standby.
- <sup>3</sup> IRCLKEN and IREFSTEN set in MCGC1, else in standby.
- <sup>4</sup> PS[3:0] in SC does not equal 0 before entering stop, else off.
- <sup>5</sup> ERCLKEN and EREFSTEN set in MCGC2, else in standby. High-frequency range (RANGE in MCGC2 set) requires the LVD to also be enabled in stop3.
- <sup>6</sup> ERCLKEN and EREFSTEN set in MCGC2, else in standby. High-frequency range (RANGE in MCGC2 set) requires the LVD to also be enabled in stop3.
- <sup>7</sup> USBEN in CTL is set and USBPHYEN in USBCTL0 is set, else off.

#### Chapter 3. Modes of Operation

# 4.1 MC9S08MM128 series Memory Map

Figure 4-1 shows the memory map for the MC9S08MM128 series. On-chip memory in the MC9S08MM128 series of MCUs consists of RAM, flash program memory for nonvolatile data storage, plus I/O and control/status registers. The registers are divided into three groups:

- Direct-page registers (0x0000 through 0x00AF)
- High-page registers (0x1800 through 0x191F)
- Nonvolatile registers (0xFFB0 through 0xFFBF)



Figure 4-1. MC9S08MM128 Memory Map

Figure 4-2 shows the memory map for the MC9S08MM64 series.



Figure 4-2. MC9S08MM64 Memory Map

Figure 4-3 shows the memory map for the MC9S08MM32 series.



Figure 4-3. MC9S08MM32 Memory Map



Figure 4-4 shows the memory map for the MC9S08MM32A series.

Figure 4-4. MC9S08MM32A Memory Map

### 4.1.1 Reset and Interrupt Vector Assignments

Figure 4-1 shows address assignments for reset and interrupt vectors. The vector names shown in this table are the labels used in the Freescale-provided equate file for the MC9S08MM128 series. For more details about resets, interrupts, interrupt priority, and local interrupt mask controls, refer to Chapter 5, "Resets, Interrupts, and System Configuration."

| Table 4-1. | Reset | and | Interrupt | Vectors |
|------------|-------|-----|-----------|---------|
|------------|-------|-----|-----------|---------|

| Address<br>(High/Low) | Vector                | Vector Name |
|-----------------------|-----------------------|-------------|
| 0xFF9E/0xFF9F         | SCI2 transmit         | Vsci2tx     |
| 0xFFC0/0xFFC1         | SCI2 receive          | Vsci2rx     |
| 0xFFC2/0xFFC3         | SCI2 error            | Vsci2err    |
| 0xFFC4/0xFFC5         | Time of Day interrupt | Vtod        |
| 0xFFC6/0xFFC7         | Keyboard2 pins        | Vkeyboard2  |

| Address<br>(High/Low) | Vector                                                                                    | Vector Name |
|-----------------------|-------------------------------------------------------------------------------------------|-------------|
| 0xFFC8/0xFFC9         | Keyboard1 pins                                                                            | Vkeyboard1  |
| 0xFFCA/0xFFCB         | Prog. Analog comparator                                                                   | Vacmp       |
| 0xFFCC/0xFFCD         | ADC                                                                                       | Vadc        |
| 0xFFCE/0xFFCF         | IIC control                                                                               | Viic        |
| 0xFFD0/0xFFD1         | SCI1 transmit                                                                             | Vsci1tx     |
| 0xFFD2/0xFFD3         | SCI1 receive                                                                              | Vsci1rx     |
| 0xFFD4/0xFFD5         | SCI1 error                                                                                | Vsci1err    |
| 0xFFD6/0xFFD7         | CMT                                                                                       | Vcmt        |
| 0xFFD8/0xFFD9         | SPI2                                                                                      | Vspi2       |
| 0xFFDA/0xFFDB         | TPM2 overflow                                                                             | Vtpm2ovf    |
| 0xFFDC/0xFFDD         | TPM2 channel 3                                                                            | Vtpm2ch3    |
| 0xFFDE/0xFFDF         | TPM2 channel 2                                                                            | Vtpm2ch2    |
| 0xFFE0/0xFFE1         | TPM2 channel 1                                                                            | Vtpm2ch1    |
| 0xFFE2/0xFFE3         | TPM2 channel 0                                                                            | Vtpm2ch0    |
| 0xFFE4/0xFFE5         | TPM1 overflow                                                                             | Vtpm1ovf    |
| 0xFFE6/0xFFE7         | TPM1 channel 3                                                                            | Vtpm1ch3    |
| 0xFFE8/0xFFE9         | TPM1 channel 2                                                                            | Vtpm1ch2    |
| 0xFFEA/0xFFEB         | TPM1 channel 1                                                                            | Vtpm1ch1    |
| 0xFFEC/0xFFED         | TPM1 channel 0                                                                            | Vtpm1ch0    |
| 0xFFEE/0xFFEF         | DAC WaterMark                                                                             | Vdac        |
| 0xFFF0/0xFFF1         | PDB                                                                                       | Vpdb        |
| 0xFFF2/0xFFF3         | USB Status                                                                                | Vusb        |
| 0xFFF4/0xFFF5         | FSPI1                                                                                     | Vspi1       |
| 0xFFF6/0xFFF7         | MCG Loss of Lock                                                                          | Vlol        |
| 0xFFF8/0xFFF9         | Low-voltage detect, Low-voltage warning                                                   | Vlvd        |
| 0xFFFA/0xFFFB         | IRQ pin                                                                                   | Virq        |
| 0xFFFC/0xFFFD         | Software interrupt                                                                        | Vswi        |
| 0xFFFE/0xFFFF         | Watchdog timer<br>Low-voltage detect<br>External pin<br>Illegal opcode<br>Illegal address | Vreset      |

Table 4-1. Reset and Interrupt Vectors (Continued)

# 4.2 Register Addresses and Bit Assignments

The registers in the MC9S08MM128 series are divided into these three groups:

• Direct-page registers are located in the first 128 locations in the memory map, so they are accessible with efficient direct addressing mode instructions.

- High-page registers are used much less often, so they are located above 0x1800 in the memory map. This leaves more room in the direct page for more frequently used registers and variables.
- The nonvolatile register area consists of a block of 16 locations in flash memory at 0xFFB0–0xFFBF.

Nonvolatile register locations include:

- A 2-byte CRC checksum location
- Three values which are loaded into working registers at reset
- An 8-byte backdoor comparison key which optionally allows a user to gain controlled access to secure memory
  - Because the nonvolatile register locations are flash memory, they must be erased and programmed like other flash memory locations.

Direct-page registers can be accessed with efficient direct addressing mode instructions. Bit manipulation instructions can be used to access any bit in any direct-page register. Table 4-2 is a summary of all user-accessible direct-page registers and control bits.

The direct page registers in Table 4-2 can use the more efficient direct addressing mode which only requires the lower byte of the address. Because of this, the lower byte of the address in column one is shown in bold text. In Table 4-3 and Table 4-4, the whole address in column one is shown in bold. In Table 4-2, Table 4-3, and Table 4-4, the register names in column two are shown in bold to set them apart from the bit names to the right. Cells that are not associated with named bits are shaded. A shaded cell with a 0 indicates this unused bit always reads as a 0. Shaded cells with dashes indicate unused or reserved bit locations that could read as 1s or 0s.

| Table 4-2 Direct-Page  | Register Summary | (Sheet 1 of 4) |
|------------------------|------------------|----------------|
| Table 4-2. Direct-rage | Negister Summary |                |

| Address        | Register<br>Name | Bit 7  | 6                       | 5      | 4      | 3        | 2      | 1      | Bit 0  |
|----------------|------------------|--------|-------------------------|--------|--------|----------|--------|--------|--------|
| 0x00 <b>00</b> | PTAD             | PTAD7  | PTAD6                   | PTAD5  | PTAD4  | PTAD3    | PTAD2  | PTAD1  | PTAD0  |
| 0x00 <b>01</b> | PTADD            | PTADD7 | PTADD6                  | PTADD5 | PTADD4 | PTADD3   | PTADD2 | PTADD1 | PTADD0 |
| 0x00 <b>02</b> | PTBD             | PTBD7  | PTBD6                   | PTBD5  | PTBD4  | PTBD3    | PTBD2  | PTBD1  | PTBD0  |
| 0x00 <b>03</b> | PTBDD            | PTBDD7 | PTBDD6                  | PTBDD5 | PTBDD4 | PTBDD3   | PTBDD2 | PTBDD1 | PTBDD0 |
| 0x00 <b>04</b> | PTCD             | PTCD7  | PTCD6                   | PTCD5  | PTCD4  | PTCD3    | PTCD2  | PTCD1  | PTCD0  |
| 0x00 <b>05</b> | PTCDD            | PTCDD7 | PTCDD6                  | PTCDD5 | PTCDD4 | PTCDD3   | PTCDD2 | PTCDD1 | PTCDD0 |
| 0x00 <b>06</b> | PTDD             | PTDD7  | PTDD6                   | PTDD5  | PTDD4  | PTDD3    | PTDD2  | PTDD1  | PTDD0  |
| 0x00 <b>07</b> | PTDDD            | PTDDD7 | PTDDD6                  | PTDDD5 | PTDDD4 | PTDDD3   | PTDDD2 | PTDDD1 | PTDDD0 |
| 0x00 <b>08</b> | PPAGE            | 0      | 0                       | 0      | 0      | 0        | XA16   | XA15   | XA14   |
| 0x00 <b>09</b> | LAP2             | 0      | 0                       | 0      | 0      | 0        | 0      | 0      | LA16   |
| <b>A0</b> 00x0 | LAP1             | LA15   | LA14                    | LA13   | LA12   | LA11     | LA10   | LA9    | LA8    |
| 0x00 <b>0B</b> | LAP0             | LA7    | LA6                     | LA5    | LA4    | LA3      | LA2    | LA1    | LA0    |
| 0x00 <b>0C</b> | LWP              | D7     | D6                      | D5     | D4     | D3       | D2     | D1     | D0     |
| 0x00 <b>0D</b> | LBP              | D7     | D6                      | D5     | D4     | D3       | D2     | D1     | D0     |
| 0x00 <b>0E</b> | LB               | D7     | D6                      | D5     | D4     | D3       | D2     | D1     | D0     |
| 0x00 <b>0F</b> | LAPAB            | D7     | D7 D6 D5 D4 D3 D2 D1 D0 |        |        |          |        |        | D0     |
| 0x00 <b>10</b> | DACDAT0H         |        | DACDAT0[15:8]           |        |        |          |        |        |        |
| 0x00 <b>11</b> | DACDAT0L         |        |                         |        | DACDA  | T0[7:0]  |        |        |        |
| 0x00 <b>12</b> | DACDAT1H         |        |                         |        | DACDA  | T1[15:8] |        |        |        |
| 0x00 <b>13</b> | DACDAT1L         |        |                         |        | DACDA  | T1[7:0]  |        |        |        |
| 0x00 <b>14</b> | DACDAT2H         |        |                         |        | DACDA  | T2[15:8] |        |        |        |
| 0x00 <b>15</b> | DACDAT2L         |        |                         |        | DACDA  | T2[7:0]  |        |        |        |
| 0x00 <b>16</b> | DACDAT3H         |        |                         |        | DACDA  | T3[15:8] |        |        |        |
| 0x00 <b>17</b> | DACDAT3L         |        |                         |        | DACDA  | T3[7:0]  |        |        |        |
| 0x00 <b>18</b> | DACDAT4H         |        |                         |        | DACDA  | T4[15:8] |        |        |        |
| 0x00 <b>19</b> | DACDAT4L         |        |                         |        | DACDA  | T4[7:0]  |        |        |        |
| 0x00 <b>1A</b> | DACDAT5H         |        |                         |        | DACDA  | T5[15:8] |        |        |        |
| 0x00 <b>1B</b> | DACDAT5L         |        |                         |        | DACDA  | T5[7:0]  |        |        |        |
| 0x00 <b>1C</b> | DACDAT6H         |        |                         |        | DACDA  | T6[15:8] |        |        |        |
| 0x00 <b>1D</b> | DACDAT6L         |        |                         |        | DACDA  | T6[7:0]  |        |        |        |
| 0x00 <b>1E</b> | DACDAT7H         |        |                         |        | DACDA  | T7[15:8] |        |        |        |
| 0x00 <b>1F</b> | DACDAT7L         |        |                         |        | DACDA  | T7[7:0]  |        |        |        |
| 0x00 <b>20</b> | DACDAT8H         |        |                         |        | DACDA  | T8[15:8] |        |        |        |
| 0x00 <b>21</b> | DACDAT8L         |        |                         |        | DACDA  | T8[7:0]  |        |        |        |
| 0x00 <b>22</b> | DACDAT9H         |        |                         |        | DACDA  | T9[15:8] |        |        |        |
| 0x00 <b>23</b> | DACDAT9L         |        |                         |        | DACDA  | T9[7:0]  |        |        |        |
| 0x00 <b>24</b> | DACDAT10H        |        |                         |        | DACDAT | 10[15:8] |        |        |        |
| 0x00 <b>25</b> | DACDAT10L        |        |                         |        | DACDA  | Г10[7:0] |        |        |        |
| 0x00 <b>26</b> | DACDAT11H        |        |                         |        | DACDAT | 11[15:8] |        |        |        |
| 0x00 <b>27</b> | DACDAT11L        |        |                         |        | DACDA  | T11[7:0] |        |        |        |
| 0x00 <b>28</b> | DACDAT12H        |        |                         |        | DACDAT | 12[15:8] |        |        |        |
| 0x00 <b>29</b> | DACDAT12L        |        |                         |        | DACDA  | F12[7:0] |        |        |        |

#### Table 4-2. Direct-Page Register Summary (Sheet 2 of 4)

| Address         | Register<br>Name | Bit 7 | 6      | 5       | 4       | 3        | 2      | 1       | Bit 0    |  |
|-----------------|------------------|-------|--------|---------|---------|----------|--------|---------|----------|--|
| 0x00 <b>2A</b>  | DACDAT13H        |       |        |         | DACDAT  | 13[15:8] |        |         |          |  |
| 0x00 <b>2B</b>  | DACDAT13L        |       |        |         | DACDA   | Г13[7:0] |        |         |          |  |
| 0x00 <b>2C</b>  | DACDAT14H        |       |        |         | DACDAT  | 14[15:8] |        |         |          |  |
| 0x00 <b>2D</b>  | DACDAT14L        |       |        |         | DACDA   | Г14[7:0] |        |         |          |  |
| 0x00 <b>2E</b>  | DACDAT15H        |       |        |         | DACDAT  | 15[15:8] |        |         |          |  |
| 0x00 <b>2F</b>  | DACDAT15L        |       |        |         | DACDA   | Г15[7:0] |        |         |          |  |
| 0x00 <b>30</b>  | DACSR            | 0     | 0      | 0       | 0       | 0        | DACWM  | DACRPT  | DACRPB   |  |
| 0x00 <b>31</b>  | DACC0            | DACEN | DACRFS | DACTSEL | DACSTRG | LPEN     | DACWIE | DACTIE  | DACBIE   |  |
| 0x00 <b>32</b>  | DACC1            | 0     | 0      | 0       | DACB    | FWM      | DACE   | 3FMD    | DACBFE   |  |
| 0x00 <b>33</b>  | DACC2            |       | DAC    | BFRP    |         |          | DACE   | 3FUP    |          |  |
| 0x00 <b>34</b>  | PRACMPCS         | ACEN  | ACMPF  | —       | ACOPE   | ACMPO    | ACI    | NTS     | ACIEN    |  |
| 0x00 <b>35</b>  | PRACMPC0         | _     |        | ACPSEL  |         | _        |        | ACNSEL  |          |  |
| 0x00 <b>36</b>  | PRACMPC1         | PRGEN | PRGINS | —       | PRGOS4  | PRGOS3   | PRGOS2 | PRGOS1  | PRGOS0   |  |
| 0x00 <b>37</b>  | PRACMPC2         | _     | ACIPE6 | ACIPE5  | ACIPE4  | ACIPE3   | ACIPE2 | ACIPE1  | ACIPE0   |  |
| 0x00 <b>38</b>  | MCGC1            | CL    | KS     |         | RDIV    |          | IREFS  | IRCLKEN | IREFSTEN |  |
| 0x00 <b>39</b>  | MCGC2            | B     | VIV    | RANGE   | HGO     | LP       | EREFS  | ERCLKEN | EREFSTEN |  |
| 0x00 <b>3A</b>  | MCGTRM           |       | TRIM   |         |         |          |        |         |          |  |
| 0x00 <b>3B</b>  | MCGSC            | LOLS  | LOCK   | PLLST   | IREFST  | CL       | (ST    | OSCINIT | FTRIM    |  |
| 0x00 <b>3C</b>  | MCGC3            | LOLIE | PLLS   | CME     | DIV32   |          | VE     | NV      |          |  |
| 0x00 <b>3D</b>  | MCGC4            | 0     | 0      | DMX32   | 0       | 0        | 0      | DRST    | / DRS    |  |
| 0x00 <b>3E-</b> | RESERVED         |       |        |         |         |          |        |         |          |  |
| 0x00 <b>3F</b>  |                  |       |        |         |         |          |        |         |          |  |
| 0x00 <b>40</b>  | ADCSC1A          | COCOA | AIENA  | DIFFA   |         |          | ADCHA  |         |          |  |
| 0x00 <b>41</b>  | ADCSC1B          | COCOB | AIENB  | DIFFB   |         |          | ADCHB  |         |          |  |
| 0x00 <b>42</b>  | ADCSC1C          | COCOC | AIENC  | DIFFC   |         |          | ADCHC  |         |          |  |
| 0x00 <b>43</b>  | ADCSC1D          | COCOD | AIEND  | DIFFD   |         |          | ADCHD  |         |          |  |
| 0x00 <b>44</b>  | ADCSC1E          | COCOE | AIENE  | DIFFE   |         |          | ADCHE  |         |          |  |
| 0x00 <b>45</b>  | ADCSC1F          | COCOF | AIENF  | DIFFF   |         |          | ADCHF  |         |          |  |
| 0x00 <b>46</b>  | ADCSC1G          | COCOG | AIENG  | DIFFG   |         |          | ADCHG  |         |          |  |
| 0x00 <b>47</b>  | ADCSC1H          | COCOH | AIENH  | DIFFH   |         |          | ADCHH  |         |          |  |
| 0x00 <b>48</b>  | ADCCFG1          | ADLPC | AD     | DIV     | ADLSMP  | MO       | DE     | ADI     | CLK      |  |
| 0x00 <b>49</b>  | ADCCFG2          | 0     | 0      | 0       | 0       | ADACKEN  | ADHSC  | ADL     | STS      |  |
| 0x00 <b>4A</b>  | ADCRHA           |       |        |         | DA[1    | 5:8]     |        |         |          |  |
| 0x00 <b>4B</b>  | ADCRLA           |       |        |         | DA[     | 7:0]     |        |         |          |  |
| 0x00 <b>4C</b>  | ADCRHB           |       |        |         | DB[1    | 15:8]    |        |         |          |  |
| 0x00 <b>4D</b>  | ADCRLB           |       |        |         | DB[     | 7:0]     |        |         |          |  |
| 0x00 <b>4E</b>  | ADCRHC           |       |        |         | DC[1    | 15:8]    |        |         |          |  |
| 0x00 <b>4F</b>  | ADCRLC           |       |        |         | DC[     | 7:0]     |        |         |          |  |
| 0x00 <b>50</b>  | ADCRHD           |       |        |         | DD[1    | 15:8]    |        |         |          |  |
| 0x00 <b>51</b>  | ADCRLD           |       |        |         | DD[     | 7:0]     |        |         |          |  |
| 0x00 <b>52</b>  | ADCRHE           |       |        |         | DE[1    | 15:8]    |        |         |          |  |
| 0x00 <b>53</b>  | ADCRLE           |       |        |         | DE[     | 7:0]     |        |         |          |  |

| Table 4-2. Direct-Page Register | r Summary | (Sheet 3 | of 4) |
|---------------------------------|-----------|----------|-------|
|---------------------------------|-----------|----------|-------|

| Address                           | Register<br>Name | Bit 7   | 6       | 5               | 4              | 3        | 2         | 1             | Bit 0    |  |  |
|-----------------------------------|------------------|---------|---------|-----------------|----------------|----------|-----------|---------------|----------|--|--|
| 0x00 <b>54</b>                    | ADCRHF           |         |         |                 | DF[            | 15:8]    |           |               |          |  |  |
| 0x00 <b>55</b>                    | ADCRLF           |         |         |                 | DF[            | 7:0]     |           |               |          |  |  |
| 0x00 <b>56</b>                    | ADCRHG           |         |         |                 | DG[            | 15:8]    |           |               |          |  |  |
| 0x00 <b>57</b>                    | ADCRLG           |         |         |                 | DG             | [7:0]    |           |               |          |  |  |
| 0x00 <b>58</b>                    | ADCRHH           |         |         |                 | DH[            | 15:8]    |           |               |          |  |  |
| 0x00 <b>59</b>                    | ADCRLH           |         |         |                 | DH             | [7:0]    |           |               |          |  |  |
| 0x00 <b>5A-</b><br>0x00 <b>5B</b> | RESERVED         | _       | —       | —               | —              | —        | —         | —             | —        |  |  |
| 0x00 <b>5C</b>                    | VREFTRM          |         |         |                 | TF             | RM       |           |               |          |  |  |
| 0x00 <b>5D</b>                    | VREFSC           | VREFEN  | 0       | 0               | 0              | 0        | VREFST    | MC            | DE       |  |  |
| 0x00 <b>5E</b>                    | RESERVED         | _       |         |                 | _              | —        | —         |               | —        |  |  |
| 0x00 <b>5F</b>                    | IRQSC            | 0       | IRQPDD  | IRQEDG          | IRQPE          | IRQF     | IRQACK    | IRQIE         | IRQMOD   |  |  |
| 0x00 <b>60</b>                    | IICA1            | AD7     | AD6     | AD5             | AD4            | AD3      | AD2       | AD1           | 0        |  |  |
| 0x00 <b>61</b>                    | IICF             | MU      | JLT     |                 |                | IC       | R         |               |          |  |  |
| 0x00 <b>62</b>                    | IICC1            | IICEN   | IICIE   | MST             | TX             | TXAK     | RSTA      | 0             | 0        |  |  |
| 0x00 <b>63</b>                    | IICS             | TCF     | IAAS    | BUSY            | ARBL           | 0        | SRW       | IICIF         | RXAK     |  |  |
| 0x00 <b>64</b>                    | IICD             |         | DATA    |                 |                |          |           |               |          |  |  |
| 0x00 <b>65</b>                    | IICC2            | GCAEN   | ADEXT   | 0               | 0              | 0        | AD10      | AD9           | AD8      |  |  |
| 0x00 <b>66</b>                    | IICSMB           | FACK    | ALERTEN | SIICAEN         | TCKSEL         | SLTF     | SHTF      | 0             | 0        |  |  |
| 0x00 <b>67</b>                    | IICA2            | SAD7    | SAD6    | SAD5            | SAD4           | SAD3     | SAD2      | SAD1          | 0        |  |  |
| 0x00 <b>68</b>                    | IICSLTH          | SSLT15  | SSLT14  | SSLT13          | SSLT12         | SSLT11   | SSLT10    | SSLT9         | SSLT8    |  |  |
| 0x00 <b>69</b>                    | IICSLTL          | SSLT7   | SSLT6   | SSLT5           | SSLT4          | SSLT3    | SSLT2     | SSLT1         | SSLT0    |  |  |
| 0x00 <b>6A</b>                    | IICFLT           | 0       | 0       | 0               | 0              | FLT3     | FLT2      | FLT1          | FLT0     |  |  |
| 0x00 <b>6B</b>                    | RESERVED         | _       | _       |                 | _              | —        | —         |               | —        |  |  |
| 0x00 <b>6C</b>                    | KBI1SC           | 0       | 0       | 0               | 0              | KB1F     | KB1ACK    | KB1IE         | KBI1MOD  |  |  |
| 0x00 <b>6D</b>                    | KBI1PE           | KBI1PE7 | KBI1PE6 | KBI1PE5         | KBI1PE4        | KBI1PE3  | KBI1PE2   | KBI1PE1       | KBI1PE0  |  |  |
| 0x00 <b>6E</b>                    | KBI1ES           | KB1EDG7 | KB1EDG6 | KB1EDG5         | KB1EDG4        | KB1EDG3  | KB1EDG2   | KB1EDG1       | KB1EDG0  |  |  |
| 0x00 <b>6F</b>                    | RESERVED         |         | —       | _               |                | —        | —         |               | —        |  |  |
| 0x00 <b>70</b>                    | SPI1C1           | SPIE    | SPE     | SPTIE           | MSTR           | CPOL     | CPHA      | SSOE          | LSBFE    |  |  |
| 0x00 <b>71</b>                    | SPI1C2           | SPMIE   | SPIMODE | 0               | MODFEN         | BIDIROE  | 0         | SPISWAI       | SPC0     |  |  |
| 0x00 <b>72</b>                    | SPI1BR           | 0       | SPPR2   | SPPR1           | SPPR0          | SPR3     | SPR2      | SPR1          | SPR0     |  |  |
| 0x00 <b>73</b>                    | SPI1S            | SPRF    | SPMF    | SPTEF           | MODF           | RNFULLF  | TNEAREF   | TXFULLF       | RFIFOFEF |  |  |
| 0x00 <b>74</b>                    | SPI1DH           | Bit 15  | 14      | 13              | 12             | 11       | 10        | 9             | Bit 8    |  |  |
| 0x00 <b>75</b>                    | SPI1DL           | Bit     | 7       | 65              | 4              | 3        | 2         | 1             | Bit 0    |  |  |
| 0x00 <b>76</b>                    | SPI1MH           | Bit 15  | 14      | 13              | 12             | 11       | 10        | 9             | Bit 8    |  |  |
| 0x00 <b>77</b>                    | SPI1ML           | Bit     | 7       | 65              | 4              | 3        | 2         | 1             | Bit 0    |  |  |
| 0x00 <b>78</b>                    | SPI1C3           | 0       | 0       | TNEAREF<br>MARK | RNFULL<br>MARK | INTCLR   | TNEARIEN  | RNFULLIE<br>N | FIFOMODE |  |  |
| 0x00 <b>79</b>                    | SPI1CI           | TXFERR  | RXFERR  | TXFOF           | RXFOF          | TNEAREFC | RNFULLFCI | SPTEFCI       | SPRFCI   |  |  |
| 0x00 <b>7A-</b><br>0x00 <b>7B</b> | RESERVED         | _       | _       |                 |                | —        | —         |               | _        |  |  |
| 0x00 <b>7C</b>                    | KBI2SC           | 0       | 0       | 0               | 0              | KB2F     | KB2ACK    | KB2IE         | KBI2MOD  |  |  |

| Address                            | Register<br>Name | Bit 7    | 6       | 5         | 4        | 3       | 2              | 1        | Bit 0    |
|------------------------------------|------------------|----------|---------|-----------|----------|---------|----------------|----------|----------|
| 0x00 <b>7D</b>                     | KBI2PE           | KBI2PE7  | KBI2PE6 | KBI2PE5   | KBI2PE4  | KBI2PE3 | KBI2PE2        | KBI2PE1  | KBI2PE0  |
| 0x00 <b>7E</b>                     | KBI2ES           | KB2EDG7  | KB2EDG6 | KB2EDG5   | KB2EDG4  | KB2EDG3 | KB2EDG2        | KB2EDG1  | KB2EDG0  |
| 0x00 <b>7F</b>                     | RESERVED         | _        | _       | _         | —        | _       | —              | _        | _        |
| 0x00 <b>80</b>                     | USBCTL0          | USBRESET | USBPU   | USBRESMEN | LPRESF   | _       | USBVREN        | —        | USBPHYEN |
| 0x00 <b>81–</b><br>0x00 <b>87</b>  | RESERVED         | —        | —       | —         | —        | _       | —              | —        | _        |
| 0x00 <b>88</b>                     | PERID            | 0        | 0       | ID5       | ID4      | ID3     | ID2 ID1        | ID0      |          |
| 0x00 <b>89</b>                     | IDCOMP           | 1        | 1       | NID5      | NID4     | NID3    | NID2 N         | ID1 N    | ID0      |
| 0x00 <b>8A</b>                     | REV              | REV7 RE  | V6      | REV5      | REV4     | REV3    | REV2 RE        | V1 RE    | V0       |
| 0x00 <b>8B</b> –<br>0x00 <b>8F</b> | RESERVED         | _        | _       | _         | _        | _       | _              | _        | _        |
| 0x00 <b>90</b>                     | INTSTAT          | STALLF   | -       | RESUMEF   | SLEEPF T | OKDNEF  | SOFTOKF        | ERRORF U | SB RSTF  |
| 0x00 <b>91</b>                     | INTENB           | STALL    | -       | RESUME    | SLEEP T  | OKDNE   | SOFTOK         | ERROR    | USBRST   |
| 0x00 <b>92</b>                     | ERRSTAT          | BTSERRF  | -       | BUFERRF E | BT OERRF | DFN8F   | CRC16F         | CRC5F    | PIDERRF  |
| 0x00 <b>93</b>                     | ERRENB           | BTSERR   | _       | BUFERR B  | T OERR   | DFN8    | CRC16          | CRC5     | PIDERR   |
| 0x00 <b>94</b>                     | STAT             |          | EN      | DP        |          | IN      | ODD            | 0        | 0        |
| 0x00 <b>95</b>                     | CTL              | _        | —       | TSUSPEND  | _        | _       | CRESUME        | ODDRST   | USBEN    |
| 0x00 <b>96</b>                     | ADDR             | _        | ADDR6   | ADDR5 AI  | DDR4     | ADDR3   | ADDR2          | ADDR1    | ADDR0    |
| 0x00 <b>97</b>                     | FRMNUML          | FRM7 FR  | M 6 FR  | M5 FRM4   |          | FRM3    | FRM2 FRM1 FRM0 |          |          |
| 0x00 <b>98</b>                     | FRMNUMH          | 0        | 0       | 0         | 0        | 0       | FRM10          | FRM9     | FRM8     |
| 0x00 <b>99–</b><br>0x00 <b>9C</b>  | RESERVED         |          |         |           |          |         | -              | Ι        |          |
| 0x00 <b>9D</b>                     | EPCTL0           |          |         | 0         | EPCTLDIS | EPRXEN  | EPTXEN         | EPSTALL  | EPHSHK   |
| 0x00 <b>9E</b>                     | EPCTL1           | _        | _       | 0         | EPCTLDIS | EPRXEN  | EPTXEN         | EPSTALL  | EPHSHK   |
| 0x00 <b>9F</b>                     | EPCTL2           |          |         | 0         | EPCTLDIS | EPRXEN  | EPTXEN         | EPSTALL  | EPHSHK   |
| 0x00 <b>A0</b>                     | EPCTL3           |          |         | 0         | EPCTLDIS | EPRXEN  | EPTXEN         | EPSTALL  | EPHSHK   |
| 0x00 <b>A1</b>                     | EPCTL4           |          |         | 0         | EPCTLDIS | EPRXEN  | EPTXEN         | EPSTALL  | EPHSHK   |
| 0x00 <b>A2</b>                     | EPCTL5           |          |         | 0         | EPCTLDIS | EPRXEN  | EPTXEN         | EPSTALL  | EPHSHK   |
| 0x00 <b>A3</b>                     | EPCTL6           |          | _       | 0         | EPCTLDIS | EPRXEN  | EPTXEN         | EPSTALL  | EPHSHK   |
| 0x00 <b>A4</b> –<br>0x00 <b>AF</b> | RESERVED         | _        | _       | _         | _        | _       | _              | _        | _        |

High-page registers, shown in Table 4-3, are accessed much less often than other I/O and control registers so they have been located outside the direct addressable memory space, starting at 0x1800.

Table 4-3. High-Page Register Summary (Sheet 1 of 7)

| Address           | Register Name | Bit 7   | 6    | 5     | 4             | 3     | 2   | 1      | Bit 0 |
|-------------------|---------------|---------|------|-------|---------------|-------|-----|--------|-------|
| 0x1800            | SRS           | POR     | PIN  | COP   | ILOP          | ILAD  | LOC | LVD    | 0     |
| 0x1801            | SBDFR         | 0       | 0    | 0     | 0             | 0     | 0   | 0      | BDFR  |
| 0x1802            | SOPT1         | CO      | PT   | STOPE | 0             | BLMSS | 0   | BKGDPE | RSTPE |
| 0x1803            | SOPT2         | COPCLKS | COPW | 0     | CLKOUT_<br>EN | 0     | 0   | 0      | ACIC  |
| 0x1804-<br>0x1805 | RESERVED      | —       |      | _     |               |       | _   | _      |       |

Table 4-3. High-Page Register Summary (Sheet 2 of 7)

| Address           | Register Name      | Bit 7  | 6       | 5            | 4         | 3         | 2       | 1        | Bit 0   |
|-------------------|--------------------|--------|---------|--------------|-----------|-----------|---------|----------|---------|
| 0x1806            | SDIDH              |        | RI      | EV           |           | ID11      | ID10    | ID9      | ID8     |
| 0x1807            | SDIDL              | ID7    | ID6     | ID5          | ID4       | ID3       | ID2     | ID1      | ID0     |
| 0x1808            | SCGC1              | CMT    | TPM2    | TPM1         | ADC       | DAC       | IIC     | SCI2     | SCI1    |
| 0x1809            | SCGC2              | USB    | PDB     | IRQ          | KBI       | ACMP      | TOD     | SPI2     | SPI1    |
| 0x180A            | SCGC3              | VREF   | CRC     | —            | FLS1      | TRIAMP2   | TRIAMP1 | GPOA2    | GPOA1   |
| 0x180B            | SOPT3              | SCI2PS | SCI1PS  | IICPS        |           | —         |         | SCI1_PAD | CMT_PAD |
| 0x180C            | SOPT4              | —      | —       | —            | _         | —         | _       | IROSRE   | IRODSE  |
| 0x180D            | SOPT5 <sup>1</sup> | —      |         | —            |           |           |         |          |         |
| 0x180E            | SIMIPS             | ADCTRS | RX1N    | _            | _         | MTBA      | SE1     | —        | MODTX1  |
| 0x180F            | SIGNATURE          |        |         | ę            | SIGNATURE | SEMAPHORE |         |          |         |
| 0x1810            | CCSCTRL            | RANGE1 | HGO1    | ERCLKEN<br>1 | OSCINIT1  | EREFS1    | EN      | TEST     | SEL     |
| 0x1811            | CCSTMR1            |        |         |              | CI        | NT1       |         |          |         |
| 0x1812            | CCSTMR2            |        |         |              | CI        | NT2       |         |          |         |
| 0x1813            | CCSTMRIR           |        |         |              | CN        | ITIR      |         |          |         |
| 0x1814            | FPROTD             | —      | _       | _            | —         | —         | —       | _        | FPDIS   |
| 0x1815-<br>0x1818 | RESERVED           | _      | —       | —            | _         | —         | —       | —        | —       |
| 0x1819            | SIMCO              | _      | —       | —            |           | —         |         | CS       |         |
| 0x181A-<br>0x181B | RESERVED           |        |         |              |           |           |         |          |         |
| 0x181C            | SPMSC1             | LVDF   | LVDACK  | LVDIE        | LVDRE     | LVDSE     | LVDE    | 0        | BGBE    |
| 0x181D            | SPMSC2             | LPR    | LPRS    | LPWUI        | 0         | PPDF      | PPDACK  | PPDE     | PPDC    |
| 0x181E            | RESERVED           | —      | —       | —            | _         | —         | _       | —        | —       |
| 0x181F            | SPMSC3             | LVWF   | LVWACK  | LVDV         | LVWV      | LVWIE     | 0       | 0        | 0       |
| 0x1820            | FCDIV              | FDIVLD | PRDIV8  |              |           | FDI       | V       |          |         |
| 0x1821            | FOPT               | KEY    | /EN     | 0            | 0         | 0         | 0       | SE       | EC      |
| 0x1822            | RESERVED           |        | —       | —            | _         | —         | _       | —        | —       |
| 0x1823            | FCNFG              | 0      | 0       | KEYACC       | 0         | 0         | 0       | 0        | 0       |
| 0x1824            | FPROT              |        |         |              | FPS       |           |         |          | FPOPEN  |
| 0x1825            | FSTAT              | FCBEF  | FCCF    | FPVIOL       | FACCERR   | 0         | FBLANK  | 0        | 0       |
| 0x1826            | FCMD               |        |         |              | FC        | ;MD       |         |          |         |
| 0x1827-<br>0x182F | RESERVED           | _      | —       | —            | —         | —         | —       | —        | —       |
| 0x1830            | PTED               | PTED7  | PTED6   | PTED5        | PTED4     | PTED3     | PTED2   | PTED1    | PTED0   |
| 0x1831            | PTEDD              | PTEDD7 | PTEDD6  | PTEDD5       | 0         | PTEDD3    | PTEDD2  | PTEDD1   | PTEDD0  |
| 0x1832            | PTFD               | PTFD7  | PTFD6   | PTFD5        | PTFD4     | PTFD3     | PTFD2   | PTFD1    | PTFD0   |
| 0x1833            | PTFDD              | PTFDD7 | PTFDD6  | PTFDD5       | PTFDD4    | PTFDD3    | PTFDD2  | PTFDD1   | PTFDD0  |
| 0x1834-<br>0x1837 | RESERVED           |        | _       | _            |           | —         |         | _        | —       |
| 0x1838            | SCI2BDH            | LBKDIE | RXEDGIE | 0            | SBR12     | SBR11     | SBR10   | SBR9     | SBR8    |
| 0x1839            | SCI2BDL            | SBR7   | SBR6    | SBR5         | SBR4      | SBR3      | SBR2    | SBR1     | SBR0    |
| 0x183A            | SCI2C1             | LOOPS  | SCISWAI | RSRC         | М         | WAKE      | ILT     | PE       | PT      |

Table 4-3. High-Page Register Summary (Sheet 3 of 7)

| Address           | Register Name | Bit 7   | 6       | 5       | 4       | 3       | 2       | 1       | Bit 0   |
|-------------------|---------------|---------|---------|---------|---------|---------|---------|---------|---------|
| 0x183B            | SCI2C2        | TIE     | TCIE    | RIE     | ILIE    | TE      | RE      | RWU     | SBK     |
| 0x183C            | SCI2S1        | TDRE    | TC      | RDRF    | IDLE    | OR      | NF      | FE      | PF      |
| 0x183D            | SCI2S2        | LBKDIF  | RXEDGIF | 0       | RXINV   | RWUID   | BRK13   | LBKDE   | RAF     |
| 0x183E            | SCI2C3        | R8      | T8      | TXDIR   | TXINV   | ORIE    | NEIE    | FEIE    | PEIE    |
| 0x183F            | SCI2D         | Bit 7   | 6       | 5       | 4       | 3       | 2       | 1       | Bit 0   |
| 0x1840            | SPI2C1        | SPIE    | SPE     | SPTIE   | MSTR    | CPOL    | CPHA    | SSOE    | LSBFE   |
| 0x1841            | SPI2C2        | SPMIE   | 0       | 0       | MODFEN  | BIDIROE | 0       | SPISWAI | SP2C0   |
| 0x1842            | SPI2BR        | 0       | SPPR2   | SPPR1   | SPPR0   | SPR3    | SPR2    | SPR1    | SPR0    |
| 0x1843            | SPI2S         | SPRF    | SPMF    | SPTEF   | MODF    | 0       | 0       | 0       | 0       |
| 0x1844            | RESERVED      | _       | —       | _       | -       | _       | _       | _       | —       |
| 0x1845            | SPI2D         | Bit 7   | 6       | 5       | 4       | 3       | 2       | 1       | Bit 0   |
| 0x1846            | RESERVED      | _       | —       | _       | -       | _       | _       | _       | —       |
| 0x1847            | SPI2MR        | Bit 7   | 6       | 5       | 4       | 3       | 2       | 1       | Bit 0   |
| 0x1848            | PTGD          | _       | —       | _       | _       |         | _       | PTGD1   | PTGD0   |
| 0x1849            | PTGDD         | _       | —       |         | _       | _       | _       | PTGDD1  | PTGDD0  |
| 0x184A-<br>0X184F | RESERVED      | -       | _       |         | -       | _       | -       |         |         |
| 0x1850            | PTAPE         | PTAPE7  | PTAPE6  | PTAPE5  | PTAPE4  | PTAPE3  | PTAPE2  | PTAPE1  | PTAPE0  |
| 0x1851            | PTASE         | PTASE7  | PTASE6  | PTASE5  | PTASE4  | PTASE3  | PTASE2  | PTASE1  | PTASE0  |
| 0x1852            | PTADS         | PTADS7  | PTADS6  | PTADS5  | PTADS4  | PTADS3  | PTADS2  | PTADS1  | PTADS0  |
| 0x1853            | PTAIFE        | PTAIFE7 | PTAIFE6 | PTAIFE5 | PTAIFE4 | PTAIFE3 | PTAIFE2 | PTAIFE1 | PTAIFE0 |
| 0x1854            | PTBPE         | PTBPE7  | PTBPE6  | PTBPE5  | PTBPE4  | PTBPE3  | PTBPE2  | PTBPE1  | PTBPE0  |
| 0x1855            | PTBSE         | PTBSE7  | PTBSE6  | PTBSE5  | PTBSE4  | PTBSE3  | PTBSE2  | PTBSE1  | PTBSE0  |
| 0x1856            | PTBDS         | PTBDS7  | PTBDS6  | PTBDS5  | PTBDS4  | PTBDS3  | PTBDS2  | PTBDS1  | PTBDS0  |
| 0x1857            | PTBIFE        | PTBIFE7 | PTBIFE6 | PTBIFE5 | PTBIFE4 | PTBIFE3 | PTBIFE2 | PTBIFE1 | PTBIFE0 |
| 0x1858            | PTCPE         | PTCPE7  | PTCPE6  | PTCPE5  | PTCPE4  | PTCPE3  | PTCPE2  | PTCPE1  | PTCPE0  |
| 0x1859            | PTCSE         | PTCSE7  | PTCSE6  | PTCSE5  | PTCSE4  | PTCSE3  | PTCSE2  | PTCSE1  | PTCSE0  |
| 0x185A            | PTCDS         | PTCDS7  | PTCDS6  | PTCDS5  | PTCDS4  | PTCDS3  | PTCDS2  | PTCDS1  | PTCDS0  |
| 0x185B            | PTCIFE        | PTCIFE7 | PTCIFE6 | PTCIFE5 | PTCIFE4 | PTCIFE3 | PTCIFE2 | PTCIFE1 | PTCIFE0 |
| 0x185C            | PTDPE         | PTDPE7  | PTDPE6  | PTDPE5  | PTDPE4  | PTDPE3  | PTDPE2  | PTDPE1  | PTDPE0  |
| 0x185D            | PTDSE         | PTDSE7  | PTDSE6  | PTDSE5  | PTDSE4  | PTDSE3  | PTDSE2  | PTDSE1  | PTDSE0  |
| 0x185E            | PTDDS         | PTDDS7  | PTDDS6  | PTDDS5  | PTDDS4  | PTDDS3  | PTDDS2  | PTDDS1  | PTDDS0  |
| 0x185F            | PTDIFE        | PTDIFE7 | PTDIFE6 | PTDIFE5 | PTDIFE4 | PTDIFE3 | PTDIFE2 | PTDIFE1 | PTDIFE0 |
| 0x1860            | PTEPE         | PTEPE7  | PTEPE6  | PTEPE5  | PTEPE4  | PTEPE3  | PTEPE2  | PTEPE1  | PTEPE0  |
| 0x1861            | PTESE         | PTESE7  | PTESE6  | PTESE5  | PTESE4  | PTESE3  | PTESE2  | PTESE1  | PTESE0  |
| 0x1862            | PTEDS         | PTEDS7  | PTEDS6  | PTEDS5  | PTEDS4  | PTEDS3  | PTEDS2  | PTEDS1  | PTEDS0  |
| 0x1863            | PTEIFE        | PTEIFE7 | PTEIFE6 | PTEIFE5 | PTEIFE4 | PTEIFE3 | PTEIFE2 | PTEIFE1 | PTEIFE0 |
| 0x1864            | PTFPE         | PTFPE7  | PTFPE6  | PTFPE5  | PTFPE4  | PTFPE3  | PTFPE2  | PTFPE1  | PTFPE0  |
| 0x1865            | PTFSE         | PTFSE7  | PTFSE6  | PTFSE5  | PTFSE4  | PTFSE3  | PTFSE2  | PTFSE1  | PTFSE0  |
| 0x1866            | PTFDS         | PTFDS7  | PTFDS6  | PTFDS5  | PTFDS4  | PTFDS3  | PTFDS2  | PTFDS1  | PTFDS0  |
| 0x1867            | PTFIFE        | PTFIFE7 | PTFIFE6 | PTFIFE5 | PTFIFE4 | PTFIFE3 | PTFIFE2 | PTFIFE1 | PTFIFE0 |
| 0x1868            | PTGPE         |         | _       |         |         | _       |         | PTGPE1  | PTGPE0  |
| 0x1869            | PTGSE         | —       | —       | —       | —       |         | —       | PTGSE1  | PTGSE0  |

| Table 4-3. High-Page Re | gister Summary | (Sheet 4 of 7) |
|-------------------------|----------------|----------------|
|-------------------------|----------------|----------------|

| Address           | Register Name | Bit 7   | 6            | 5            | 4            | 3       | 2            | 1            | Bit 0        |
|-------------------|---------------|---------|--------------|--------------|--------------|---------|--------------|--------------|--------------|
| 0x186A            | PTGDS         | —       | _            | —            | —            |         | —            | PTGDS1       | PTGDS0       |
| 0x186B            | PTGIFE        | PTGIFE7 | PTGIFE6      | PTGIFE5      | PTGIFE4      | PTGIFE3 | PTGIFE2      | PTGIFE1      | PTGIFE0      |
| 0x186C            | TIAMP1C0      | TIAMPEN | LPEN         | _            |              | _       | —            | _            | —            |
| 0x186D            | RESERVED      | —       |              | _            |              | _       | —            | _            | —            |
| 0x186E            | TIAMP2C0      | TIAMPEN | LPEN         | _            |              | _       | —            |              | —            |
| 0x186F            | RESERVED      | —       |              | _            |              | _       | —            | _            | —            |
| 0x1870            | CMTCGH1       | PH7     | PH6          | PH5          | PH4          | PH3     | PH2          | PH1          | PH0          |
| 0x1871            | CMTCGL1       | PL7     | PL6          | PL5          | PL4          | PL3     | PL2          | PL1          | PL0          |
| 0x1872            | CMTCGH2       | SH7     | SH6          | SH5          | SH4          | SH3     | SH2          | SH1          | SH0          |
| 0x1873            | CMTCGL2       | SL7     | SL6          | SL5          | SL4          | SL3     | SL2          | SL1          | SL0          |
| 0x1874            | СМТОС         | IROL    | CMTPOL       | IROPEN       | 0            | 0       | 0            | 0            | 0            |
| 0x1875            | CMTMSC        | EOCF    | CMTDIV1      | CMTDIV0      | EXSPC        | BASE    | FSK          | EOCIE        | MCGEN        |
| 0x1876            | CMTCMD1       | MB15    | MB14         | MB13         | MB12         | MB11    | MB10         | MB9          | MB8          |
| 0x1877            | CMTCMD2       | MB7     | MB6          | MB5          | MB4          | MB3     | MB2          | MB1          | MB0          |
| 0x1878            | CMTCMD3       | SB15    | SB14         | SB13         | SB12         | SB11    | SB10         | SB9          | SB8          |
| 0x1879            | CMTCMD4       | SB7     | SB6          | SB5          | SB4          | SB3     | SB2          | SB1          | SB0          |
| 0x187A-<br>0x187B | RESERVED      | _       | —            | —            | —            | —       | —            | —            | —            |
| 0x187C            | GPAMP1C0      | GPAMPEN | LPEN         | _            |              | _       | —            | MC           | DE           |
| 0x187D            | GPAMP1C1      | —       |              | _            | AMPRF2       | AMPRF1  | AMPRF0       | AMPRI1       | AMPRI0       |
| 0x187E            | GPAMP1C2      | _       | AMPPSEL<br>2 | AMPPSEL<br>1 | AMPPSEL<br>0 | —       | AMPNSEL<br>2 | AMPNSEL<br>1 | AMPNSEL<br>0 |
| 0x187F            | RESERVED      | —       | —            | —            |              | _       | —            |              | —            |
| 0x1880            | DBGCAH        | Bit 15  | 14           | 13           | 12           | 11      | 10           | 9            | Bit 8        |
| 0x1881            | DBGCAL        | Bit 7   | 6            | 5            | 4            | 3       | 2            | 1            | Bit 0        |
| 0x1882            | DBGCBH        | Bit 15  | 14           | 13           | 12           | 11      | 10           | 9            | Bit 8        |
| 0x1883            | DBGCBL        | Bit 7   | 6            | 5            | 4            | 3       | 2            | 1            | Bit 0        |
| 0x1884            | DBGCCH        | Bit 15  | 14           | 13           | 12           | 11      | 10           | 9            | Bit 8        |
| 0x1885            | DBGCCL        | Bit 7   | 6            | 5            | 4            | 3       | 2            | 1            | Bit 0        |
| 0x1886            | DBGFH         | Bit 15  | 14           | 13           | 12           | 11      | 10           | 9            | Bit 8        |
| 0x1887            | DBGFL         | Bit 7   | 6            | 5            | 4            | 3       | 2            | 1            | Bit 0        |
| 0x1888            | DBGCAX        | RWAEN   | RWA          | PAGSEL       | 0            | 0       | 0            | 0            | Bit 6        |
| 0x1889            | DBGCBX        | RWBEN   | RWB          | PAGSEL       | 0            | 0       | 0            | 0            | Bit 6        |
| 0x188A            | DBGCCX        | RWCEN   | RWC          | PAGSEL       | 0            | 0       | 0            | 0            | Bit 6        |
| 0x188B            | DBGFX         | PPACC   | —            | —            | —            | _       | —            | _            | Bit 6        |
| 0x188C            | DBGC          | DBGEN   | ARM          | TAG          | BRKEN        | 0       | 0            | 0            | LOOP1        |
| 0x188D            | DBGT          | TRGSEL  | BEGIN        | 0            | 0            |         | TR           | G            |              |
| 0x188E            | DBGS          | AF      | BF           | CF           | 0            | 0       | 0            | 0            | ARMF         |
| 0x188F            | DBGCNT        | 0       | 0            | 0            | 0            |         | CN           | Т            |              |
| 0x1890            | CRCH          | Bit 15  | 14           | 13           | 12           | 11      | 10           | 9            | Bit 8        |
| 0x1891            | CRCL          | Bit 7   | 6            | 5            | 4            | 3       | 2            | 1            | Bit 0        |
| 0x1892            | TRANSPOSE     | Bit 7   | 6            | 5            | 4            | 3       | 2            | 1            | Bit 0        |

Table 4-3. High-Page Register Summary (Sheet 5 of 7)

| Address           | Register Name | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
|-------------------|---------------|---------|--------------|--------------|--------------|----------|--------------|--------------|--------------|
| 0X1893-<br>0x1897 | RESERVED      | —       | —            | —            | —            | —        | —            | —            | —            |
| 0x1898            | GPAMP2C0      | GPAMPEN | LPEN         | —            | —            | —        | _            | MC           | DE           |
| 0x1899            | GPAMP2C1      | —       | _            | —            | AMPRF2       | AMPRF1   | AMPRF0       | AMPRI1       | AMPRI0       |
| 0x189A            | GPAMP2C2      | _       | AMPPSEL<br>2 | AMPPSEL<br>1 | AMPPSEL<br>0 | —        | AMPNSEL<br>2 | AMPNSEL<br>1 | AMPNSEL<br>0 |
| 0x189B            | RESERVED      | _       | _            | —            | —            | —        | —            | —            | _            |
| 0x189C            | TODC          | TODEN   | TOD          | CLKS         | TODR         | TODCLKEN |              | TODPS        |              |
| 0x189D            | TODSC         | QSECF   | SECF         | MTCHF        | QSECIE       | SECIE    | MTCHIE       | MTCHEN       | MTCHWC       |
| 0x189E            | TODM          |         |              | TC           | DDM          |          |              | MQ           | SEC          |
| 0x189F            | TODCNT        |         |              |              | TOE          | DCNT     |              |              |              |
| 0x18A0            | TPM2SC        | TOF     | TOIE         | CPWMS        | CLKSB        | CLKSA    | PS2          | PS1          | PS0          |
| 0x18A1            | TPM2CNTH      | Bit 15  | 14           | 13           | 12           | 11       | 10           | 9            | Bit 8        |
| 0x18A2            | TPM2CNTL      | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
| 0x18A3            | TPM2MODH      | Bit 15  | 14           | 13           | 12           | 11       | 10           | 9            | Bit 8        |
| 0x18A4            | TPM2MODL      | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
| 0x18A5            | TPM2C0SC      | CH0F    | CH0IE        | MS0B         | MS0A         | ELS0B    | ELS0A        | 0            | 0            |
| 0x18A6            | TPM2C0VH      | Bit 15  | 14           | 13           | 12           | 11       | 10           | 9            | Bit 8        |
| 0x18A7            | TPM2C0VL      | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
| 0x18A8            | TPM2C1SC      | CH1F    | CH1IE        | MS1B         | MS1A         | ELS1B    | ELS1A        | 0            | 0            |
| 0x18A9            | TPM2C1VH      | Bit 15  | 14           | 13           | 12           | 11       | 10           | 9            | Bit 8        |
| 0x18AA            | TPM2C1VL      | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
| 0x18AB            | TPM2C2SC      | CH2F    | CH2IE        | MS2B         | MS2A         | ELS2B    | ELS2A        | 0            | 0            |
| 0x18AC            | TPM2C2VH      | Bit 15  | 14           | 13           | 12           | 11       | 10           | 9            | Bit 8        |
| 0x18AD            | TPM2C2VL      | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
| 0x18AE            | TPM2C3SC      | CH3F    | CH3IE        | MS3B         | MS3A         | ELS3B    | ELS3A        | 0            | 0            |
| 0x18AF            | TPM2C3VH      | Bit 15  | 14           | 13           | 12           | 11       | 10           | 9            | Bit 8        |
| 0x18B0            | TPM2C3VL      | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
| 0x18B1-<br>0X18B7 | RESERVED      | _       |              | —            | —            | —        | —            | —            |              |
| 0x18B8            | SCI1BDH       | LBKDIE  | RXEDGIE      | 0            | SBR12        | SBR11    | SBR10        | SBR9         | SBR8         |
| 0x18B9            | SCI1BDL       | SBR7    | SBR6         | SBR5         | SBR4         | SBR3     | SBR2         | SBR1         | SBR0         |
| 0x18BA            | SCI1C1        | LOOPS   | SCISWAI      | RSRC         | М            | WAKE     | ILT          | PE           | PT           |
| 0x18BB            | SCI1C2        | TIE     | TCIE         | RIE          | ILIE         | TE       | RE           | RWU          | SBK          |
| 0x18BC            | SCI1S1        | TDRE    | TC           | RDRF         | IDLE         | OR       | NF           | FE           | PF           |
| 0x18BD            | SCI1S2        | LBKDIF  | RXEDGIF      | 0            | RXINV        | RWUID    | BRK13        | LBKDE        | RAF          |
| 0x18BE            | SCI1C3        | R8      | T8           | TXDIR        | TXINV        | ORIE     | NEIE         | FEIE         | PEIE         |
| 0x18BF            | SCI1D         | Bit 7   | 6            | 5            | 4            | 3        | 2            | 1            | Bit 0        |
| 0x18C0            | PDBSC         | PDBEN   | PDBIF        | PDBIE        | LDMOD        | TO       | S            | DACTOE       | LDOK         |
| 0x18C1            | PDBC1         | F       | PRESCALE     | 1            |              | TRIGSEL  |              | CONT         | MULT         |
| 0x18C2            | PDBC2         | BB7     | BB6          | BB5          | BB4          | BB3      | BB2          | BB1          | SWTRIG       |
| 0x18C3            | PDBCHEN       | CHEN7   | CHEN6        | CHEN5        | CHEN4        | CHEN3    | CHEN2        | CHEN1        | CHEN0        |
| 0x18C4            | PDBMODH       |         |              |              | MOE          | 0[15:8]  |              |              |              |

Table 4-3. High-Page Register Summary (Sheet 6 of 7)

| Address           | Register Name | Bit 7  | 6           | 5     | 4     | 3        | 2     | 1   | Bit 0 |  |  |  |  |
|-------------------|---------------|--------|-------------|-------|-------|----------|-------|-----|-------|--|--|--|--|
| 0x18C5            | PDBMODL       |        |             |       | MOI   | D[7:0]   |       |     |       |  |  |  |  |
| 0x18C6            | PDBCNTH       |        | COUNT[15:8] |       |       |          |       |     |       |  |  |  |  |
| 0x18C7            | PDBCNTL       |        |             |       | COUI  | NT[7:0]  |       |     |       |  |  |  |  |
| 0x18C8            | PDBIDLYH      |        |             |       | IDELA | Y[15:8]  |       |     |       |  |  |  |  |
| 0x18C9            | PDBIDLYL      |        |             |       | IDEL  | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18CA            | DACINTH       |        |             |       | DACIN | IT[15:8] |       |     |       |  |  |  |  |
| 0x18CB            | DACINTL       |        | DACINT[7:0] |       |       |          |       |     |       |  |  |  |  |
| 0x18CC            | PDBDLYAH      |        | DELAY[15:8] |       |       |          |       |     |       |  |  |  |  |
| 0x18CD            | PDBDLYAL      |        |             |       | DEL   | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18CE            | PDBDLYBH      |        |             |       | DELA  | Y[15:8]  |       |     |       |  |  |  |  |
| 0x18CF            | PDBDLYBL      |        |             |       | DEL   | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18D0            | PDBDLYCH      |        |             |       | DELA  | Y[15:8]  |       |     |       |  |  |  |  |
| 0x18D1            | PDBDLYCL      |        |             |       | DEL   | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18D2            | PDBDLYDH      |        |             |       | DELA  | Y[15:8]  |       |     |       |  |  |  |  |
| 0x18D3            | PDBDLYDL      |        |             |       | DEL   | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18D4            | PDBDLYEH      |        |             |       | DELA  | Y[15:8]  |       |     |       |  |  |  |  |
| 0x18D5            | PDBDLYEL      |        |             |       | DELA  | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18D6            | PDBDLYFH      |        |             |       | DELA  | Y[15:8]  |       |     |       |  |  |  |  |
| 0x18D7            | PDBDLYFL      |        |             |       | DEL   | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18D8            | PDBDLYGH      |        | DELAY[15:8] |       |       |          |       |     |       |  |  |  |  |
| 0x18D9            | PDBDLYGL      |        | DELAY[7:0]  |       |       |          |       |     |       |  |  |  |  |
| 0x18DA            | PDBDLYHH      |        |             |       | DELA  | Y[15:8]  |       |     |       |  |  |  |  |
| 0x18DB            | PDBDLYHL      |        |             |       | DELA  | AY[7:0]  |       |     |       |  |  |  |  |
| 0x18DC-<br>0X18DF | RESERVED      | _      | —           | —     | _     | _        | —     | —   | —     |  |  |  |  |
| 0x18E0            | TPM1SC        | TOF    | TOIE        | CPWMS | CLKSB | CLKSA    | PS2   | PS1 | PS0   |  |  |  |  |
| 0x18E1            | TPM1CNTH      | Bit 15 | 14          | 13    | 12    | 11       | 10    | 9   | Bit 8 |  |  |  |  |
| 0x18E2            | TPM1CNTL      | Bit 7  | 6           | 5     | 4     | 3        | 2     | 1   | Bit 0 |  |  |  |  |
| 0x18E3            | TPM1MODH      | Bit 15 | 14          | 13    | 12    | 11       | 10    | 9   | Bit 8 |  |  |  |  |
| 0x18E4            | TPM1MODL      | Bit 7  | 6           | 5     | 4     | 3        | 2     | 1   | Bit 0 |  |  |  |  |
| 0x18E5            | TPM1C0SC      | CH0F   | CH0IE       | MS0B  | MS0A  | ELS0B    | ELS0A | 0   | 0     |  |  |  |  |
| 0x18E6            | TPM1C0VH      | Bit 15 | 14          | 13    | 12    | 11       | 10    | 9   | Bit 8 |  |  |  |  |
| 0x18E7            | TPM1C0VL      | Bit 7  | 6           | 5     | 4     | 3        | 2     | 1   | Bit 0 |  |  |  |  |
| 0x18E8            | TPM1C1SC      | CH1F   | CH1IE       | MS1B  | MS1A  | ELS1B    | ELS1A | 0   | 0     |  |  |  |  |
| 0x18E9            | TPM1C1VH      | Bit 15 | 14          | 13    | 12    | 11       | 10    | 9   | Bit 8 |  |  |  |  |
| 0x18EA            | TPM1C1VL      | Bit 7  | 6           | 5     | 4     | 3        | 2     | 1   | Bit 0 |  |  |  |  |
| 0x18EB            | TPM1C2SC      | CH2F   | CH2IE       | MS2B  | MS2A  | ELS2B    | ELS2A | 0   | 0     |  |  |  |  |
| 0x18EC            | TPM1C2VH      | Bit 15 | 14          | 13    | 12    | 11       | 10    | 9   | Bit 8 |  |  |  |  |
| Ux18ED            | TPM1C2VL      | Bit 7  | 6           | 5     | 4     | 3        | 2     | 1   | Bit 0 |  |  |  |  |
| UX18EE            | IPM1C3SC      |        | CH3IE       | MS3B  | MS3A  | ELS3B    | ELS3A | 0   | 0     |  |  |  |  |
| 0x18EF            | TPM1C3VH      | Bit 15 | 14          | 13    | 12    | 11       | 10    | 9   | Bit 8 |  |  |  |  |
| 0x18F0            | TPM1C3VL      | Bit 7  | 6           | 5     | 4     | 3        | 2     | 1   | Bit 0 |  |  |  |  |

Table 4-3. High-Page Register Summary (Sheet 7 of 7)

| Address           | Register Name | Bit 7 | 6         | 5    | 4     | 3       | 2    | 1    | Bit 0     |
|-------------------|---------------|-------|-----------|------|-------|---------|------|------|-----------|
| 0x18F1-<br>0x18F7 | RESERVED      |       | _         | —    | —     | _       |      | _    | —         |
| 0x18F8            | ADCCV1H       |       | CV1[15:8] |      |       |         |      |      |           |
| 0x18F9            | ADCCV1L       |       | CV1[7:0]  |      |       |         |      |      |           |
| 0x18FA            | ADCCV2H       |       |           |      | CV2   | [15:8]  |      |      |           |
| 0x18FB            | ADCCV2L       |       |           |      | CV2   | 2[7:0]  |      |      |           |
| 0x18FC            | ADCSC2        | ADACT | ADTRG     | ACFE | ACFGT | ACREN   | 0    | REF  | SEL       |
| 0x18FD            | ADCSC3        | CAL   | CALF      | 0    | 0     | ADCO    | AVGE | AV   | GS        |
| 0x18FE            | ADCOFSH       |       |           |      | OFS   | [15:8]  |      |      |           |
| 0x18FF            | ADCOFSL       |       |           |      | OFS   | 6[7:0]  |      |      |           |
| 0x1900            | ADCPGH        |       |           |      | PG[   | 15:8]   |      |      |           |
| 0x1901            | ADCPGL        |       |           |      | PG    | [7:0]   |      |      |           |
| 0x1902            | ADCMGH        |       |           |      | MG[   | [15:8]  |      |      |           |
| 0x1903            | ADCMGL        |       |           |      | MG    | i[7:0]  |      |      |           |
| 0x1904            | ADCCLPD       | 0     | 0         |      |       | CLP     | D    |      |           |
| 0x1905            | ADCCLPS       | 0     | 0         |      |       | CLP     | S    |      |           |
| 0x1906            | ADCCLP4H      | 0     | 0         | 0    | 0     | 0       | 0    | CLP4 | 4[9:8]    |
| 0x1907            | ADCCLP4L      |       |           |      | CLP   | 4[7:0]  |      |      |           |
| 0x1908            | ADCCLP3H      | 0     | 0         | 0    | 0     | 0       | 0    | 0    | CLP3[8]   |
| 0x1909            | ADCCLP3L      |       |           |      | CLP   | 3[7:0]  |      |      |           |
| 0x190A            | ADCCLP2       |       |           |      | Cl    | _P2     |      |      |           |
| 0x190B            | ADCCLP1       | 0     |           |      |       | CLP1    |      |      |           |
| 0x190C            | ADCCLP0       | 0     | 0         |      |       | CLF     | 0    |      |           |
| 0x190D            | RESERVED      |       | _         | _    | _     | —       |      | _    | _         |
| 0x190E            | ADCCLMD       | 0     | 0         |      |       | CLN     |      |      |           |
| 0x190F            | ADCCLMS       | 0     | 0         | 0    | 0     | CLN     |      | 0.14 | 4/0.01    |
| 0X1910            | ADCCLM4H      | 0     | 0         | 0    | 0     | 0       | 0    | CLM  | 4[9:8]    |
| 0x1911            |               | 0     | 0         | 0    |       | 4[7:0]  | 0    | 0    |           |
| 0x1912            |               | 0     | 0         | 0    |       | 0       | 0    | 0    | CLIVI3[8] |
| 0x1913            |               |       |           |      | CLIVI | 13[7:0] |      |      |           |
| 0x1914            |               | 0     | [         |      | CLIVI |         |      |      |           |
| 0x1915            |               | 0     | 0         |      |       |         | 5.01 |      |           |
| 0x1910            |               |       |           |      |       |         |      |      |           |
| 0x1917            |               |       |           |      |       |         |      |      |           |
| 0x1910            |               |       |           |      |       |         |      |      |           |
| 0x1919<br>0x101 A |               |       |           |      |       |         |      |      |           |
| 0x191A-           | RESERVED      | _     | _         | _    | -     | —       | _    |      |           |
| OXIAIL            |               |       |           |      |       |         |      |      |           |

<sup>1</sup> User must not write any value to this location. This location is reserved for Freescale internal testing. Writing a value to this location can affect on-chip LVD performance.

Nonvolatile flash registers, shown in Table 4-4, are located in the flash memory. These registers include an 8-byte backdoor key which optionally can be used to gain access to secure memory resources. During reset events, the contents of NVPROT and NVOPT in the nonvolatile register area of the flash memory are transferred into corresponding FPROT and FOPT working registers in the high-page registers to control security and block protection options.



#### Table 4-4. Nonvolatile Register Summary

Provided that the key enable (KEYEN) bit is 1, the 8-byte comparison key can be used to temporarily disengage memory security. This key mechanism can be accessed only through user code running in secure memory. (A security key cannot be entered directly through background debug commands.) This security key can be disabled completely by programming the KEYEN bit to 0. If the security key is disabled, the only way to disengage security is by mass erasing the flash if needed (normally through the background debug interface) and verifying that flash is blank. To avoid returning to secure mode after the next reset, program the security bits (SEC01:SEC00) to the unsecured state (1:0).

# 4.3 Memory Management Unit

The memory management unit (MMU) allows the program and data space for the HCS08 Family of Microcontrollers to be extended beyond the 64K byte CPU addressable memory map. The MMU utilizes a paging scheme similar to that seen on other MCU architectures, such as HCS12. The extended memory when used for data can also be accessed linearly using a linear address pointer and data access registers.

### 4.3.1 Features

Key features of the MMU module are:

- Memory Management Unit extends the HCS08 memory space
  - up to 4M bytes for program and data space

- Extended program space using paging scheme
  - PPAGE register used for page selection
  - fixed 16K byte memory window
  - architecture supports up to 256, 16K pages
- Extended data space using linear address pointer
  - up to 22-bit linear address pointer
  - linear address pointer and data register provided in direct page allows access of complete Flash memory map using direct page instructions
  - optional auto increment of pointer when data accessed
  - supports an 2s compliment addition/subtraction to address pointer without using any math instructions or memory resources
  - supports word accesses to any address specified by the linear address pointer when using LDHX, STHX instructions

### 4.3.2 Register Definition

Figure 4-5 is a summary of MMU registers.

| Name  |   | 7     | 6    | 5       | 4       | 3     | 2       | 1     | 0       |    |
|-------|---|-------|------|---------|---------|-------|---------|-------|---------|----|
| PPAGE | R | 0     | 0    | 0       | 0       | 0     | XA16    | XA15  | XA14    |    |
| TIAGE | W |       |      |         |         |       | AIU     | 7413  | 7414    |    |
|       | R | 0     | 0    | 0       | 0       | 0     | 0       | 0     | 1 4 1 6 |    |
|       | W |       |      |         |         |       |         |       | LATO    |    |
|       | R | ΙΔ15  | ΙΔ1/ | 1 4 1 3 | 1 4 1 2 | ΙΔ11  | 1 4 1 0 | LA9   | LA8     |    |
|       | W | LAIS  | LAT  | LAIS    | LAIZ    | LATT  | LATO    |       |         |    |
|       | R | 1 4 7 | 146  | 1.45    | 1.04    | 1 4 3 | 1 4 2   | 1.0.1 | 1.40    |    |
|       | W |       | LAU  | LAU     |         | LAU   | LAZ     |       | LAU     |    |
|       | R | D7    | DZ   | De      | D5      | D4    | 50      | D2    | D1      | DO |
|       | W |       | DO   |         | Ът      | 5     | DZ      | ы     | DU      |    |
| IBD   | R | D7    | De   | D5      | D4      | 50    | D2      | D1    | DO      |    |
| LDI   | W | Di    | Do   | 5       | D4      | 5     | DZ      |       | DU      |    |
| IB    | R | D7    | De   | D5      | D4      | 50    | D2      | D1    | DO      |    |
| LD    | W | Di    | DO   | 5       | D4      | 5     | DZ      |       | DU      |    |
|       | R | 0     | 0    | 0       | 0       | 0     | 0       | 0     | 0       |    |
| LAFAD | W | D7    | D6   | D5      | D4      | D3    | D2      | D1    | D0      |    |

 Table 4-5. MMU Register Summary

### 4.3.2.1 Program Page Register (PPAGE)

The HCS08 Core architecture limits the CPU addressable space available to 64K bytes. The address space can be extended to 128K bytes using a paging window scheme. The Program Page (PPAGE) allows for selecting one of the 16K byte blocks to be accessed through the Program Page Window located at 0x8000-0xBFFF. The CALL and RTC instructions can load or store the value of PPAGE onto or from the stack during program execution. After any reset, PPAGE is set to PAGE 2.



Figure 4-5. Program Page Register (PPAGE)

| Table 4-6. | Program | Page  | Register | Field  | Descri   | otions |
|------------|---------|-------|----------|--------|----------|--------|
|            | riogram | i uge | register | i icia | Desering | 500113 |

| Field            | Description                                                                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0<br>XA16:XA14 | When the CPU addresses the paging window, 0x8000-0xBFFF, the value in the PPAGE register along with the CPU addresses A13:A0 are used to create a 17-bit extended address. |

### 4.3.2.2 Linear Address Pointer Registers 2:0 (LAP2:LAP0)

The three registers, LAP2:LAP0 contain the 17-bit linear address that allows the user to access any Flash location in the extended address map. This register is used in conjunction with the data registers, linear byte (LB), linear byte post increment (LBP) and linear word post increment (LWP). The contents of LAP2:LAP0 will auto-increment when accessing data using the LBP and LWP registers. The contents of LAP2:LAP0 can be increased by writing an 8-bit value to LAPAB.

|        | 7       | 6       | 5     | 4     | 3     | 2       | 1     | 0     |
|--------|---------|---------|-------|-------|-------|---------|-------|-------|
| R      | 0       | 0       | 0     | 0     | 0     | 0       | 0     |       |
| w      |         |         |       |       |       |         |       | LATO  |
| R      | ΙΔ15    | 1 4 1 / | 1 413 | Ι Δ12 | ΙΔ11  | 1 4 1 0 | ΙΔQ   | 1 4 8 |
| w      | LAIS    |         | LATO  | LAIZ  | LATI  | LATO    | LAS   | LAU   |
| R      | 1 4 1 5 | 146     | 1.45  | 1.0.4 | 1 4 3 | 1 4 2   | 1 \ 1 | 1.40  |
| w      | LATS    | LAU     | LAS   | LAt   | LAG   | LAZ     |       | LAU   |
| Reset: | 0       | 0       | 0     | 0     | 0     | 0       | 0     | 0     |

Figure 4-6. Linear Address Pointer Registers 2:0 (LAP2:LAP0)

| Table 4-7. Linear Address Pointer Registers 2:0 Field Descriptions |
|--------------------------------------------------------------------|
|--------------------------------------------------------------------|

| Field            | Description                                                                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:0<br>LA21:LA0 | The values in LAP2:LAP0 are used to create a 17-bit linear address pointer. The value in these registers are used as the extended address when accessing any of the data registers LB, LBP and LWP. |

### 4.3.2.3 Linear Word Post Increment Register (LWP)

This register is one of three data registers that the user can use to access any Flash memory location in the extended address map. When LWP is accessed the contents of LAP2:LAP0 make up the extended address of the Flash memory location to be addressed. When accessing data using LWP, the contents of LAP2:LAP0 will increment after the read or write is complete.

Accessing LWP does the same thing as accessing LBP. The MMU register ordering of LWP followed by LBP, allow the user to access data by words using the LDHX or STHX instructions of the LWP register.



Figure 4-7. Linear Word Post Increment Register (LWP)

| Table 4-8. Linear Word Post Incremen | t Register Field Descriptions |
|--------------------------------------|-------------------------------|
|--------------------------------------|-------------------------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>D7:D0 | Reads of this register will first return the data value pointed to by the linear address pointer, LAP2:LAP0 and then will increment LAP2:LAP0. Writes to this register will first write the data value to the memory location specified by the linear address pointer and then will increment LAP2:LAP0. Writes to this register are most commonly used when writing to the Flash block(s) during programming. |

### 4.3.2.4 Linear Byte Post Increment Register (LBP)

This register is one of three data registers that the user can use to access any Flash memory location in the extended address map. When LBP is accessed the contents of LAP2:LAP0 make up the extended address of the Flash memory location to be addressed. When accessing data using LBP, the contents of LAP2:LAP0 will increment after the read or write is complete.

Accessing LBP does the same thing as accessing LWP. The MMU register ordering of LWP followed by LBP, allow the user to access data by words using the LDHX or STHX instructions with the address of the LWP register.



Figure 4-8. Linear Byte Post Increment Register (LBP)

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>D7:D0 | Reads of this register will first return the data value pointed to by the linear address pointer, LAP2:LAP0 and then will increment LAP2:LAP0. Writes to this register will first write the data value to the memory location specified by the linear address pointer and then will increment LAP2:LAP0. Writes to this register are most commonly used when writing to the Flash block(s) during programming. |

#### Table 4-9. Linear Byte Post Increment Register Field Descriptions

### 4.3.2.5 Linear Byte Register (LB)

This register is one of three data registers that the user can use to access any Flash memory location in the extended address map. When LB is accessed the contents of LAP2:LAP0 make up the extended address of the Flash memory location to be addressed.



Figure 4-9. Linear Byte Register (LB)

| Table 4-10. Linear | Data Register | <b>Field Descriptions</b> |
|--------------------|---------------|---------------------------|
|--------------------|---------------|---------------------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>D7:D0 | Reads of this register returns the data value pointed to by the linear address pointer, LAP2:LAP0. Writes to this register will write the data value to the memory location specified by the linear address pointer. Writes to this register are most commonly used when writing to the Flash block(s) during programming. |

### 4.3.2.6 Linear Address Pointer Add Byte Register (LAPAB)

The user can increase or decrease the contents of LAP2:LAP0 by writing a 2s compliment value to LAPAB. The value written will be added to the current contents of LAP2:LAP0.

| _      | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|----|
| R      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| W      | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Reset: | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Figure 4-10. Linear Address Pointer Add Byte Register (LAPAB)

| Cable 4-11. Linear Address Pointer | Add Byte Register | <b>Field Descriptions</b> |
|------------------------------------|-------------------|---------------------------|
|------------------------------------|-------------------|---------------------------|

| Field        | Description                                                                                                                                                                                                                                                            |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>D7:D0 | The 2s compliment value written to LAPAB will be added to contents of the linear address pointer register, LAP2:LAP0. Writing a value of 0x7f to LAPAB will increase LAP by 127, a value of 0xff will decrease LAP by 1, and a value of 0x80 will decrease LAP by 128. |

### 4.3.3 Functional Description

#### 4.3.3.1 Memory Expansion

The HCS08 Core architecture limits the CPU addressable space available to 64K bytes. The Program Page (PPAGE) allows for integrating up to 4M byte of Flash into the system by selecting one of the 16K byte blocks to be accessed through the Paging Window located at 0x8000-0xBFFF. The MMU module also provides a linear address pointer that allows extension of data access up to 4M bytes.

#### 4.3.3.1.1 Program Space

The PPAGE register holds the page select value for the Paging Window. The value in PPAGE can be manipulated by using normal read and write instructions as well as the CALL and RTC instructions. The user should not change PPAGE directly when running from paged memory, only CALL and RTC should be used.

When the MMU detects that the CPU is addressing the Paging Window, the value currently in PPAGE will be used to create an extended address that the MCU's decode logic will use to select the desired Flash location.

As seen in Figure 4-5, the Flash blocks in the CPU addressable memory can be accessed directly or using the Paging Window and PPAGE register. For example, the Flash from location 0x4000-0x7FFF can be accessed directly or using the paging window, PPAGE = 1, address 0x8000-0xBFFF.

#### 4.3.3.1.2 CALL and RTC (Return from Call) Instructions

CALL and RTC are instructions that perform automated page switching when executed in the user program. CALL is similar to a JSR instruction, but the subroutine that is called can be located anywhere in the normal 64K byte address space or on any page of program memory.

During the execution of a CALL instruction, the CPU:

- Stacks the return address.
- Pushes the current PPAGE value onto the stack.
- Writes the new instruction-supplied PPAGE value into the PPAGE register.
- Transfers control to the subroutine of the new instruction-supplied address.

This sequence is not interruptible; there is no need to inhibit interrupts during CALL execution. A CALL can be executed from any address in memory to any other address.

The new PPAGE value is provided by an immediate operand in the instruction along with the address within the paging window, 0x8000-0xBFFF.

RTC is similar to an RTS instruction.

The RTC instruction terminates subroutines invoked by a CALL instruction.

During the execution of an RTC instruction, the CPU:

• Pulls the old PPAGE value from the stack and loads it into the PPAGE register

- Pulls the 16-bit return address from the stack and loads it into the PC
- Resumes execution at the return address

This sequence is not interruptible; there is no need to inhibit interrupts during RTC execution. An RTC can be executed from any address in memory.

### 4.3.3.1.3 Data Space

The linear address pointer registers, LAP2:LAP0 along with the linear data register allow the CPU to read or write any address in the extended Flash memory space. This linear address pointer may be used to access data from any memory location while executing code from any location in extended memory, including accessing data from a different PPAGE than the currently executing program.

To access data using the linear address pointer, the user would first setup the extended address in the 22-bit address pointer, LAP2:LAP0. Accessing one of the three linear data registers LB, LBP and LWP will access the extended memory location specified by LAP2:LAP0. The three linear data registers access the memory locations in the same way, however the LBP and LWP will also increment LAP2:LAP0. Accessing either the LBP or LWP registers allows a user program to read successive memory locations without re-writing the linear address pointer. Accessing LBP or LWP does the exact same function. However, because of the address mapping of the registers with LBP following LWP, a user can do word accesses in the extended address space using the LDHX or STHX instructions to access location LWP.

The MMU supports the addition of a 2s compliment value to the linear address pointer without using any math instructions or memory resources. Writes to LAPAB with a 2s compliment value will cause the MMU to add that value to the existing value in LAP2:LAP0.

#### 4.3.3.1.4 PPAGE and Linear Address Pointer to Extended Address

See Figure 4-5, on how the program PPAGE memory pages and the Linear Address Pointer are mapped to extended address space.

# 4.4 RAM (System RAM)

The MC9S08MM128 series includes static RAM. The locations in RAM below 0x0100 can be accessed using the more efficient direct addressing mode, and any single bit in this area can be accessed with the bit manipulation instructions (BCLR, BSET, BRCLR, and BRSET). Locating the most frequently accessed program variables in this area of RAM is preferred.

The RAM retains data when the MCU is in low-power wait, stop2, or stop3 mode. At power-on, the contents of RAM are uninitialized. RAM data is unaffected by any reset provided that the supply voltage does not drop below the minimum value for RAM retention.

For compatibility with older M68HC05 MCUs, the HCS08 resets the stack pointer to 0x00FF. In the MC9S08MM128 series, it is usually best to re-initialize the stack pointer to the top of the RAM so the direct page RAM can be used for frequently accessed RAM variables and bit-addressable program variables. Include the following 2-instruction sequence in your reset initialization routine (where RamLast is equated to the highest address of the RAM in the Freescale-provided equate file).

LDHX #RamLast+1 ;point one past RAM TXS ;SP<-(H:X-1)

When security is enabled, the RAM is considered a secure memory resource and is not accessible through BDM or through code executing from non-secure memory. See Section 4.6.5, "Flash Module Security," for a detailed description of the security feature.

# 4.5 USB RAM

USB RAM is discussed in detail in Chapter 24, "Universal Serial Bus (S08USBV1)."

The Flash memory is intended primarily for program storage. In-circuit programming allows the operating program to be loaded into the Flash memory after final assembly of the application product. It is possible to program the entire array through the single-wire background debug interface. Because no special voltages are needed for Flash erase and programming operations, in-application programming is also possible through other software-controlled communication paths. For a more detailed discussion of in-circuit and in-application programming, refer to the *HCS08 Family Reference Manual, Volume I,* Freescale Semiconductor document order number HCS08RMv1/D.

Because the MC9S08MM128 series contains two Flash arrays, program and erase operations can be conducted on one array while executing code from the other. The security and protection features treat the two arrays as a single memory entity. Programming and erasing of each Flash array is conducted through the same command interface detailed in the following sections.

It is not possible to page erase or program both arrays at the same time. The mass erase command will erase both arrays, and the blank check command will check both arrays.

# 4.6 Flash

The Flash memory is intended primarily for program storage. In-circuit programming allows the operating program to be loaded into the Flash memory after final assembly of the application product. It is possible to program the entire array through the single-wire background debug interface. Because no special voltages are needed for Flash erase and programming operations, in-application programming is also possible through other software-controlled communication paths.

The Flash memory is ideal for single-supply applications allowing for field reprogramming without requiring external high voltage sources for program or erase operations. The Flash module includes a memory controller that executes commands to modify Flash memory contents.

Array read access time is one bus cycle per byte. For Flash memory, an erased bit reads 1 and a programmed bit reads 0. It is not possible to read from a Flash block while any command is executing on that specific Flash block. It is possible to read from a Flash block while a command is executing on a different Flash block.

#### CAUTION

A Flash block address must be in the erased state before being programmed. Cumulative programming of bits within a Flash block address is not allowed except for status field updates required in EEPROM emulation applications.

For a more detailed discussion of in-circuit and in-application programming, refer to the *HCS08 Family Reference Manual, Volume I,* Freescale Semiconductor document order number HCS08RMv1/D.

### 4.6.1 Features

Features of the Flash memory include:

- Flash size
  - MC9S08MM128: 131,072 bytes (256 sectors of 512 bytes each)
  - MC9S08MM64: 65,536 bytes (128 sectors of 512 bytes each)
- Single power supply program and erase
- Automated program and erase algorithm
- Fast program and erase operation
- Burst program command for faster Flash array program times
- Up to 100,000 program/erase cycles at typical voltage and temperature
- Flexible protection scheme to prevent accidental program or erase
- Security feature to prevent unauthorized access to the Flash and RAM
- Auto power-down for low-frequency read accesses

### 4.6.2 Register Descriptions

The Flash module contains a set of 16 control and status registers. Detailed descriptions of each register bit are provided in the following sections.

### 4.6.2.1 Flash Clock Divider Register (FCDIV)

The FCDIV register is used to control the length of timed events in program and erase algorithms executed by the Flash memory controller.



All bits in the FCDIV register are readable and writable with restrictions as determined by the value of FDIVLD when writing to the FCDIV register (see Table 4-12).

#### Table 4-12. FCDIV Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>FDIVLD      | <ul> <li>Clock Divider Load Control — When writing to the FCDIV register for the first time after a reset, the value of the FDIVLD bit written controls the future ability to write to the FCDIV register:</li> <li>0 Writing a 0 to FDIVLD locks the FCDIV register contents; all future writes to FCDIV are ignored.</li> <li>1 Writing a 1 to FDIVLD keeps the FCDIV register writable; next write to FCDIV is allowed.</li> <li>When reading the FCDIV register, the value of the FDIVLD bit read indicates the following:</li> <li>0 FCDIV register has not been written to since the last reset.</li> <li>1 FCDIV register has been written to since the last reset.</li> </ul> |
| 6<br>PRDIV8      | <ul><li>Enable Prescaler by 8.</li><li>0 The bus clock is directly fed into the clock divider.</li><li>1 The bus clock is divided by 8 before feeding into the clock divider.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5:0<br>FDIV[5:0] | <b>Clock Divider Bits</b> — The combination of PRDIV8 and FDIV[5:0] must divide the bus clock down to a frequency of 150 kHz–200 kHz. The minimum divide ratio is 2 and the maximum divide ratio is 512. Please refer to Section 4.6.3.1.1, "Writing the FCDIV Register" for more information.                                                                                                                                                                                                                                                                                                                                                                                        |

if PRDIV8 = 0 — 
$$f_{FCLK} = f_{Bus} \div (DIV + 1)$$
 Eqn. 4-1

if PRDIV8 = 1 — 
$$f_{FCLK} = f_{Bus} \div (8 \times (DIV + 1))$$
 Eqn. 4-2

Table 4-13 shows the appropriate values for PRDIV8 and DIV for selected bus frequencies.

| f <sub>Bus</sub> | PRDIV8<br>(Binary) | DIV<br>(Decimal) | f <sub>FCLK</sub> | Program/Erase Timing Pulse<br>(5 μs Min, 6.7 μs Max) |
|------------------|--------------------|------------------|-------------------|------------------------------------------------------|
| 20 MHz           | 1                  | 12               | 192.3 kHz         | 5.2 μs                                               |
| 10 MHz           | 0                  | 49               | 200 kHz           | 5 μs                                                 |
| 8 MHz            | 0                  | 39               | 200 kHz           | 5 μs                                                 |
| 4 MHz            | 0                  | 19               | 200 kHz           | 5 μs                                                 |
| 2 MHz            | 0                  | 9                | 200 kHz           | 5 μs                                                 |
| 1 MHz            | 0                  | 4                | 200 kHz           | 5 μs                                                 |
| 200 kHz          | 0                  | 0                | 200 kHz           | 5 μs                                                 |
| 150 kHz          | 0                  | 0                | 150 kHz           | 6.7 μs                                               |

#### Table 4-13. Flash Clock Divider Settings

#### 4.6.2.2 Flash Options Register (FOPT and NVOPT)

The FOPT register holds all bits associated with the security of the MCU and Flash module.



Figure 4-12. Flash Security Register (FOPT)

All bits in the FOPT register are readable but are not writable. To change the value in this register, erase and reprogram the NVSEC location in Flash memory as usual and then issue an MCU reset.

The FOPT register is loaded from the Flash location, NVSEC, during the reset sequence, indicated by F in Figure 4-12.

| Field             | Description                                                                                                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6<br>KEYEN[1:0] | <b>Backdoor Key Security Enable Bits</b> — The KEYEN[1:0] bits define the enabling of backdoor key access to the Flash module as shown in Table 4-15.                                                                        |
| 1:0<br>SEC[1:0]   | <b>Flash Security Bits</b> — The SEC[1:0] bits define the security state of the MCU as shown in Table 4-16. If the Flash module is unsecured using backdoor key access, the SEC[1:0] bits are forced to the unsecured state. |

| KEYEN[1:0]      | Status of Backdoor Key Access |
|-----------------|-------------------------------|
| 00              | DISABLED                      |
| 01 <sup>1</sup> | DISABLED                      |
| 10              | ENABLED                       |
| 11              | DISABLED                      |

#### Table 4-15. Flash KEYEN States

Preferred KEYEN state to disable Backdoor Key Access.

#### Table 4-16. Flash Security States

| SEC[1:0]        | Status of Security |
|-----------------|--------------------|
| 00              | SECURED            |
| 01 <sup>1</sup> | SECURED            |
| 10              | UNSECURED          |
| 11              | SECURED            |

<sup>1</sup> Preferred SEC state to set MCU to secured state.

The security feature in the Flash module is described in Section 4.6.5, "Flash Module Security".

### 4.6.2.3 Flash Configuration Register (FCNFG)

The FCNFG register gates the security backdoor writes.



Figure 4-13. Flash Configuration Register (FCNFG)
The KEYACC bit is readable and writable while all remaining bits read 0 and are not writable. KEYACC is only writable if KEYEN is set to the enabled state (see Section 4.6.2.2, "Flash Options Register (FOPT and NVOPT)".

| Field       | Description                                                                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>KEYACC | <ul> <li>Enable Security Key Writing</li> <li>0 Writes to the Flash block are interpreted as the start of a command write sequence.</li> <li>1 Writes to the Flash block are interpreted as keys to open the backdoor.</li> </ul> |

#### Table 4-17. FCNFG Field Descriptions

#### NOTE

Flash array reads are allowed while KEYACC is set.

### 4.6.2.4 Flash Protection Register (FPROT and NVPROT)

The FPROT register defines which Flash sectors are protected against program or erase operations.



Figure 4-14. Flash Protection Register (FPROT)

FPROT bits are readable and writable as long as the size of the protected Flash memory is being increased. Any write to FPROT that attempts to decrease the size of the protected Flash memory will be ignored.

During the reset sequence, the FPROT register is loaded from the Flash protection byte, NVPROT. To change the Flash protection that will be loaded during the reset sequence, the Flash sector containing NVPROT must be unprotected and erased, then NVPROT can be reprogrammed.

Trying to alter data in any protected area in the Flash memory will result in a protection violation error and the FPVIOL flag will be set in the FSTAT register. The mass erase of the Flash array is not possible if any of the Flash sectors contained in the Flash array are protected.

Table 4-18. FPROT Field Descriptions

| Field           | Description                                                                                                                           |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 7:1<br>FPS[6:0] | Flash Protection Size — With FPOPEN set, the FPS bits determine the size of the protected Flash address range as shown in Table 4-19. |
| 0<br>FPOPEN     | Flash Protection Open0Flash array fully protected.1Flash array protected address range determined by FPS bits.                        |

| FPS[6:0] | FPOPEN | Protected Ac<br>Relative to Fla | Protected         |            |
|----------|--------|---------------------------------|-------------------|------------|
|          |        | Flash Array 0                   | Flash Array 1     | 5120       |
|          | 0      | 0x0_0000-0x0_FFFF               | 0x1_0000-0x1_FFFF | 128 Kbytes |
| 0x00     | 1      | 0x0_0000-0x0_FFFF               | 0x1_0400-0x1_FFFF | 127 Kbytes |
| 0x01     |        | 0x0_0000-0x0_FFFF               | 0x1_0800-0x1_FFFF | 126 Kbytes |
| 0x02     |        | 0x0_0000-0x0_FFFF               | 0x1_0C00-0x1_FFFF | 125 Kbytes |
| 0x03     |        | 0x0_0000-0x0_FFFF               | 0x1_1000-0x1_FFFF | 124 Kbytes |
| 0x04     |        | 0x0_0000-0x0_FFFF               | 0x1_1400-0x1_FFFF | 123 Kbytes |
| 0x05     |        | 0x0_0000-0x0_FFFF               | 0x1_1800-0x1_FFFF | 122 Kbytes |
| 0x06     |        | 0x0_0000-0x0_FFFF               | 0x1_1C00-0x1_FFFF | 121 Kbytes |
|          |        |                                 |                   |            |
| 0x37     |        | 0x0_0000-0x0_FFFF               | 0x1_E000-0x1_FFFF | 72 Kbytes  |
| 0x38     |        | 0x0_0000-0x0_FFFF               | 0x1_E400-0x1_FFFF | 71 Kbytes  |
| 0x39     |        | 0x0_0000-0x0_FFFF               | 0x1_E800-0x1_FFFF | 70 Kbytes  |
| 0x3A     |        | 0x0_0000-0x0_FFFF               | 0x1_EC00-0x1_FFFF | 69 Kbytes  |
| 0x3B     |        | 0x0_0000-0x0_FFFF               | 0x1_F000-0x1_FFFF | 68 Kbytes  |
| 0x3C     |        | 0x0_0000-0x0_FFFF               | 0x1_F400-0x1_FFFF | 67 Kbytes  |
| 0x3D     |        | 0x0_0000-0x0_FFFF               | 0x1_F800-0x1_FFFF | 66 Kbytes  |
| 0x3E     |        | 0x0_0000-0x0_FFFF               | 0x1_FC00-0x1_FFFF | 65 Kbytes  |
| 0x3F     |        | 0x0_0000-0x0_FFFF               |                   | 64 Kbytes  |
| 0x40     |        | 0x0_0400-0x0_FFFF               |                   | 63 Kbytes  |
| 0x41     |        | 0x0_0800-0x0_FFFF               |                   | 62 Kbytes  |
| 0x42     |        | 0x0_0C00-0x0_FFFF               |                   | 61 Kbytes  |
| 0x43     |        | 0x0_1000-0x0_FFFF               |                   | 60 Kbytes  |
| 0x44     |        | 0x0_1400-0x0_FFFF               |                   | 59 Kbytes  |
| 0x45     |        | 0x0_1800-0x0_FFFF               |                   | 58 Kbytes  |
| 0x46     |        | 0x0_1C00-0x0_FFFF               |                   | 57 Kbytes  |
|          |        |                                 |                   |            |
| 0x77     |        | 0x0_E000-0x0_FFFF               |                   | 8 Kbytes   |
| 0x78     |        | 0x0_E400-0x0_FFFF               |                   | 7 Kbytes   |
| 0x79     |        | 0x0_E800-0x0_FFFF               |                   | 6 Kbytes   |
| 0x7A     |        | 0x0_EC00-0x0_FFFF               |                   | 5 Kbytes   |
| 0x7B     |        | 0x0_F000-0x0_FFFF               |                   | 4 Kbytes   |
| 0x7C     |        | 0x0_F400-0x0_FFFF               |                   | 3 Kbytes   |
| 0x7D     |        | 0x0_F800-0x0_FFFF               |                   | 2 Kbytes   |
| 0x7E     |        | 0x0_FC00_0x0_FFFF               |                   | 1 Kbyte    |
| 0x7F     |        | No Protection                   |                   | 0 Kbytes   |

#### Table 4-19. Flash Protection Address Range

## 4.6.2.5 Flash Status Register (FSTAT)

The FSTAT register defines the operational status of the Flash module.

FCBEF, FPVIOL, and FACCERR are readable and writable, FCCF and FBLANK are readable and not writable, remaining bits read 0 and are not writable.



| Figure | 4-15          | Flash   | Status | Register | (FSTAT) |
|--------|---------------|---------|--------|----------|---------|
| riguic | <b>T</b> -13. | 1 10311 | otatus | Register |         |

#### Table 4-20. FSTAT Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>FCBEF  | Flash Command Buffer Empty Flag — The FCBEF flag indicates that the command buffer is empty so that a new command write sequence can be started when performing burst programming. Writing a 0 to the FCBEF flag has no effect on FCBEF. Writing a 0 to FCBEF after writing an aligned address to the Flash array memory, but before FCBEF is cleared, will abort a command write sequence and cause the FACCERR flag to be set. Writing a 0 to FCBEF outside of a command write sequence will not set the FACCERR flag. The FCBEF flag is cleared by writing a 1 to FCBEF.<br>0 Command buffers are full.<br>1 Command buffers are ready to accept a new command. |  |  |  |  |  |
| 6<br>FCCF   | <ul> <li>Flash Command Complete Interrupt Flag — The FCCF flag indicates that there are no more commands pending. The FCCF flag is cleared when FCBEF is cleared and sets automatically upon completion of all active and pending commands. The FCCF flag does not set when an active program command completes and a pending burst program command is fetched from the command buffer. Writing to the FCCF flag has no effect on FCCF.</li> <li>0 Command in progress.</li> <li>1 All commands are completed.</li> </ul>                                                                                                                                          |  |  |  |  |  |
| 5<br>FPVIOL | Flash Protection Violation Flag — The FPVIOL flag indicates an attempt was made to program or erase an address in a protected area of the Flash memory or Flash IFR during a command write sequence. Writing a 0 to the FPVIOL flag has no effect on FPVIOL. The FPVIOL flag is cleared by writing a 1 to FPVIOL. While FPVIOL is set, it is not possible to launch a command or start a command write sequence.<br>0 No protection violation detected.<br>1 Protection violation has occurred.                                                                                                                                                                    |  |  |  |  |  |

#### Table 4-20. FSTAT Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>FACCERR | Flash Access Error Flag — The FACCERR flag indicates an illegal access has occurred to the Flash memory or Flash IFR caused by either a violation of the command write sequence (see Section 4.6.3.1.2, "Command Write Sequence"), issuing an illegal Flash command (see Table 4-22), or the execution of a CPU STOP instruction while a command is executing (FCCF = 0). Writing a 0 to the FACCERR flag has no effect on FACCERR. The FACCERR flag is cleared by writing a 1 to FACCERR.While FACCERR is set, it is not possible to launch a command or start a command write sequence.<br>0 No access error detected.<br>1 Access error has occurred. |
| 2<br>FBLANK  | <ul> <li>Flash Flag Indicating the Erase Verify Operation Status — When the FCCF flag is set after completion of an erase verify command, the FBLANK flag indicates the result of the erase verify operation. The FBLANK flag is cleared by the Flash module when FCBEF is cleared as part of a new valid command write sequence. Writing to the FBLANK flag has no effect on FBLANK.</li> <li>O Flash block verified as not erased.</li> <li>1 Flash block verified as erased.</li> </ul>                                                                                                                                                               |

## 4.6.2.6 Flash Command Register (FCMD)

The FCMD register is the Flash command register.



#### Figure 4-16. Flash Command Register (FCMD)

All FCMD bits are readable and writable during a command write sequence while bit 7 reads 0 and is not writable.

#### Table 4-21. FCMD Field Descriptions

| Field            | Description                                                                                                                                                          |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0<br>FCMD[6:0] | Flash Command — Valid Flash commands are shown in Table 4-22. Writing any command other than those listed in Table 4-22 sets the FACCERR flag in the FSTAT register. |

#### Table 4-22. Valid Flash Command List

| FCMD[6:0] | NVM Command   |  |  |
|-----------|---------------|--|--|
| 0x05      | Erase Verify  |  |  |
| 0x20      | Program       |  |  |
| 0x25      | Burst Program |  |  |
| 0x40      | Sector Erase  |  |  |
| 0x41      | Mass Erase    |  |  |

## 4.6.3 Functional Description

## 4.6.3.1 Flash Command Operations

Flash command operations are used to execute program, erase, and erase verify algorithms described in this section. The program and erase algorithms are controlled by the Flash memory controller whose time base, FCLK, is derived from the bus clock via a programmable divider.

The next sections describe:

- How to write the FCDIV register to set FCLK
- Command write sequences to program, erase, and erase verify operations on the Flash memory
- Valid Flash commands
- Effects resulting from illegal Flash command write sequences or aborting Flash operations

### 4.6.3.1.1 Writing the FCDIV Register

Prior to issuing any Flash command after a reset, the user is required to write the FCDIV register to divide the bus clock down to within the 150 kHz to 200 kHz range. This register can be written only once, so normally this write is done during reset initialization. FCDIV cannot be written if the access error flag, FACCERR in FSTAT, is set. The user must ensure that FACCERR is not set before writing to the FCDIV register. One period of the resulting clock  $(1/f_{FCLK})$  is used by the command processor to time program and erase pulses. An integer number of these timing pulses are used by the command processor to complete a program or erase command.

Table 4-23 shows program and erase times. The bus clock frequency and FCDIV determine the frequency of FCLK ( $f_{FCLK}$ ). The time for one cycle of FCLK is  $t_{FCLK} = 1/f_{FCLK}$ . The times are shown as a number of cycles of FCLK and as an absolute time for the case where  $t_{FCLK} = 5 \mu s$ . Program and erase times shown include overhead for the command state machine and enabling and disabling of program and erase voltages.

| Parameter            | Cycles of FCLK | Time if FCLK = 200 kHz |  |
|----------------------|----------------|------------------------|--|
| Byte program         | 9              | 45 μs                  |  |
| Byte program (burst) | 4              | 20 μs <sup>1</sup>     |  |
| Page erase           | 4000           | 20 ms                  |  |
| Mass erase           | 20,000         | 100 ms                 |  |

| Table 4-23. | Program and | Erase Times |
|-------------|-------------|-------------|
|-------------|-------------|-------------|

<sup>1</sup> Excluding start/end overhead

### NOTE

Program and erase command execution time will increase proportionally with the period of FCLK. Programming or erasing the Flash memory with FCLK < 150 kHz should be avoided. Setting FCDIV to a value such that FCLK < 150 kHz can destroy the Flash memory due to overstress. Setting FCDIV to a value such that FCLK > 200 kHz can result in incomplete programming or erasure of the Flash memory cells.

#### Chapter 4. Memory

If the FCDIV register is written, the FDIVLD bit is set automatically. If the FDIVLD bit is 0, the FCDIV register has not been written since the last reset. If the FCDIV register has not been written to, the Flash command loaded during a command write sequence will not execute and the FACCERR flag in the FSTAT register will set.

### 4.6.3.1.2 Command Write Sequence

The Flash command controller is used to supervise the command write sequence to execute program, erase, and erase verify algorithms.

Before starting a command write sequence, the FACCERR and FPVIOL flags in the FSTAT register must be clear and the FCBEF flag must be set (see Section 4.6.2.5).

A command write sequence consists of three steps which must be strictly adhered to with writes to the Flash module not permitted between the steps. However, Flash register and array reads are allowed during a command write sequence. The basic command write sequence is as follows:

- 1. Write to a valid address in the Flash array memory.
- 2. Write a valid command to the FCMD register.
- 3. Clear the FCBEF flag in the FSTAT register by writing a 1 to FCBEF to launch the command.

Once a command is launched, the completion of the command operation is indicated by the setting of the FCCF flag in the FSTAT register. The FCCF flag will set upon completion of all active and buffered burst program commands.

### 4.6.3.2 Flash Commands

Table 4-24 summarizes the valid Flash commands along with the effects of the commands on the Flash block.

| FCMDB | NVM<br>Command   | Function on Flash Memory                                                                                                                                                         |  |  |  |
|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0x05  | Erase<br>Verify  | Verify all memory bytes in the Flash array memory are erased.<br>If the Flash array memory is erased, the FBLANK flag in the FSTAT register will set upon<br>command completion. |  |  |  |
| 0x20  | Program          | Program an address in the Flash array.                                                                                                                                           |  |  |  |
| 0x25  | Burst<br>Program | Program an address in the Flash array with the internal address incrementing after the program operation.                                                                        |  |  |  |
| 0x40  | Sector<br>Erase  | Erase all memory bytes in a sector of the Flash array.                                                                                                                           |  |  |  |
| 0x41  | Mass<br>Erase    | Erase all memory bytes in the Flash array.<br>A mass erase of the full Flash array is only possible when no protection is enabled prior<br>to launching the command.             |  |  |  |

Table 4-24. Flash Command Description

### CAUTION

A Flash block address must be in the erased state before being programmed. Cumulative programming of bits within a Flash block address is not allowed except for status field updates required in EEPROM emulation applications.

### 4.6.3.2.1 Erase Verify Command

The erase verify operation will verify that a Flash block is erased.

An example flow to execute the erase verify operation is shown in Figure 4-17. The erase verify command write sequence is as follows:

- 1. Write to a Flash block address to start the command write sequence for the erase verify command. The address and data written will be ignored.
- 2. Write the erase verify command, 0x05, to the FCMD register.
- 3. Clear the FCBEF flag in the FSTAT register by writing a 1 to FCBEF to launch the erase verify command.

After launching the erase verify command, the FCCF flag in the FSTAT register will set after the operation has completed. The number of bus cycles required to execute the erase verify operation is equal to the number of addresses in the Flash array memory plus several bus cycles as measured from the time the FCBEF flag is cleared until the FCCF flag is set. Upon completion of the erase verify operation, the FBLANK flag in the FSTAT register will be set if all addresses in the Flash array memory are verified to be erased. If any address in the Flash array memory is not erased, the erase verify operation will terminate and the FBLANK flag in the FSTAT register will remain clear.



Figure 4-17. Example Erase Verify Command Flow

### 4.6.3.2.2 Program Command

The program operation will program a previously erased address in the Flash memory using an embedded algorithm.

An example flow to execute the program operation is shown in Figure 4-18. The program command write sequence is as follows:

- 1. Write to a Flash block address to start the command write sequence for the program command. The data written will be programmed to the address written.
- 2. Write the program command, 0x20, to the FCMD register.

3. Clear the FCBEF flag in the FSTAT register by writing a 1 to FCBEF to launch the program command.

If an address to be programmed is in a protected area of the Flash block, the FPVIOL flag in the FSTAT register will set and the program command will not launch. Once the program command has successfully launched, the FCCF flag in the FSTAT register will set after the program operation has completed.



Figure 4-18. Example Program Command Flow

## 4.6.3.2.3 Burst Program Command

The burst program operation will program previously erased data in the Flash memory using an embedded algorithm.

While burst programming, two internal data registers operate as a buffer and a register (2-stage FIFO) so that a second burst programming command along with the necessary data can be stored to the buffers while the first burst programming command is still in progress. This pipelined operation allows a time

#### Chapter 4. Memory

optimization when programming more than one consecutive address on a specific row in the Flash array as the high voltage generation can be kept active in between two programming commands.

An example flow to execute the burst program operation is shown in Figure 4-19. The burst program command write sequence is as follows:

- 1. Write to a Flash block address to start the command write sequence for the burst program command. The data written will be programmed to the address written.
- 2. Write the program burst command, 0x25, to the FCMD register.
- 3. Clear the FCBEF flag in the FSTAT register by writing a 1 to FCBEF to launch the program burst command.
- 4. After the FCBEF flag in the FSTAT register returns to a 1, repeat steps 1 through 3. The address written is ignored but is incremented internally.

The burst program procedure can be used to program the entire Flash memory even while crossing row boundaries within the Flash array. If data to be burst programmed falls within a protected area of the Flash array, the FPVIOL flag in the FSTAT register will set and the burst program command will not launch. Once the burst program command has successfully launched, the FCCF flag in the FSTAT register will set after the burst program operation has completed unless a new burst program command write sequence has been buffered. By executing a new burst program command write sequence on sequential addresses after the FCBEF flag in the FSTAT register has been set, greater than 50% faster programming time for the entire Flash array can be effectively achieved when compared to using the basic program command.



Figure 4-19. Example Burst Program Command Flow

### 4.6.3.2.4 Sector Erase Command

The sector erase operation will erase all addresses in a 1 Kbyte sector of Flash memory using an embedded algorithm.

#### Chapter 4. Memory

An example flow to execute the sector erase operation is shown in Figure 4-20. The sector erase command write sequence is as follows:

- 1. Write to a Flash block address to start the command write sequence for the sector erase command. The Flash address written determines the sector to be erased while global address bits [8:0] and the data written are ignored.
- 2. Write the sector erase command, 0x40, to the FCMD register.
- 3. Clear the FCBEF flag in the FSTAT register by writing a 1 to FCBEF to launch the sector erase command.

If a Flash sector to be erased is in a protected area of the Flash block, the FPVIOL flag in the FSTAT register will set and the sector erase command will not launch. Once the sector erase command has successfully launched, the FCCF flag in the FSTAT register will set after the sector erase operation has completed.



Figure 4-20. Example Sector Erase Command Flow

### 4.6.3.2.5 Mass Erase Command

The mass erase operation erases the entire flash array memory using an embedded algorithm. An example flow to execute the mass erase operation is shown in Figure 4-21. The mass erase command write sequence is as follows:

- 1. Write to a flash block address to start the command write sequence for the mass erase command. The address and data written is ignored.
- 2. Write the mass erase command, 0x41, to the FCMD register.
- 3. Clear the FCBEF flag in the FSTAT register by writing a 1 to FCBEF to launch the mass erase command.

If the flash array memory to be mass erased contains any protected area, FSTAT[FPVIOL] is set and the mass erase command does not launch. After the mass erase command has successfully launched and the mass erase operation has completed, FSTAT[FCCF] is set.



Figure 4-21. Example Mass Erase Command Flow

## NOTE

The BDM can also perform a mass erase and verify command. See Chapter 26, "Development Support," for details.

## 4.6.3.3 Illegal Flash Operations

### 4.6.3.3.1 Flash Access Violations

The FACCERR flag will be set during the command write sequence if any of the following illegal steps are performed, causing the command write sequence to immediately abort:

- Writing to a Flash address before initializing the FCDIV register.
- Writing to any Flash register other than FCMD after writing to a Flash address.
- Writing to a second Flash address in the same command write sequence.
- Writing an invalid command to the FCMD register unless the address written was in a protected area of the Flash array.
- Writing a command other than burst program while FCBEF is set and FCCF is clear.
- When security is enabled, writing a command other than mass erase to the FCMD register when the write originates from a non-secure memory location or from the background debug mode.
- Writing to a Flash address after writing to the FCMD register.
- Writing to any Flash register other than FSTAT (to clear FCBEF) after writing to the FCMD register.
- Writing a 0 to the FCBEF flag in the FSTAT register to abort a command write sequence.

The FACCERR flag will also be set if the MCU enters stop mode while a program or erase operation is active. The operation is aborted immediately and, if burst programming, any pending burst program command is purged (see Section 4.6.4.2, "Stop Mode").

The FACCERR flag will not be set if any Flash register is read during a valid command write sequence.

If the Flash memory is read during execution of an algorithm (FCCF = 0), the read operation will return invalid data and the FACCERR flag will not be set.

If the FACCERR flag is set in the FSTAT register, the user must clear the FACCERR flag before starting another command write sequence (see Section 4.6.2.5, "Flash Status Register (FSTAT)").

### 4.6.3.3.2 Flash Protection Violations

The FPVIOL flag will be set after the command is written to the FCMD register during a command write sequence if any of the following illegal operations are attempted, causing the command write sequence to immediately abort:

- Writing the program command if the address written in the command write sequence was in a protected area of the Flash array.
- Writing the sector erase command if the address written in the command write sequence was in a protected area of the Flash array.
- Writing the mass erase command while any Flash protection is enabled.

• Writing an invalid command if the address written in the command write sequence was in a protected area of the Flash array.

If the FPVIOL flag is set in the FSTAT register, the user must clear the FPVIOL flag before starting another command write sequence (see Section 4.6.2.5, "Flash Status Register (FSTAT)").

## 4.6.4 Operating Modes

## 4.6.4.1 Wait Mode

If a command is active (FCCF = 0) when the MCU enters wait mode, the active command and any buffered command will be completed.

## 4.6.4.2 Stop Mode

If a command is active (FCCF = 0) when the MCU enters stop mode, the operation will be aborted and, if the operation is program or erase, the Flash array data being programmed or erased may be corrupted and the FCCF and FACCERR flags will be set. If active, the high voltage circuitry to the Flash array will immediately be switched off when entering stop mode. Upon exit from stop mode, the FCBEF flag is set and any buffered command will not be launched. The FACCERR flag must be cleared before starting a command write sequence (see Section 4.6.3.1.2, "Command Write Sequence").

### NOTE

As active commands are immediately aborted when the MCU enters stop mode, it is strongly recommended that the user does not use the STOP instruction during program or erase operations.

## 4.6.4.3 Background Debug Mode

In background debug mode (BDM), the FPROT register is writable. If the MCU is unsecured, then all Flash commands listed in Table 4-24 can be executed.

## 4.6.5 Flash Module Security

The MC9S08MM128 series includes circuitry to prevent unauthorized access to the contents of Flash and RAM memory. When security is engaged, Flash and RAM are considered secure resources. Direct-page registers, high-page registers, and the background debug controller are considered unsecured resources. Programs executing within secure memory have normal access to any MCU memory locations and resources. Attempts to access a secure memory location with a program executing from an unsecured memory space or through the background debug interface are blocked (writes are ignored and reads return all 0s).

The Flash module provides the necessary security information to the MCU. During each reset sequence, the Flash module determines the security state of the MCU as defined in Section 4.6.2.2, "Flash Options Register (FOPT and NVOPT)".

#### Chapter 4. Memory

The contents of the Flash security byte in NVSEC must be changed directly by programming the NVSEC location when the MCU is unsecured and the sector containing NVSEC is unprotected. If NVSEC is left in a secured state, any reset will cause the MCU to initialize into a secure operating mode.

## 4.6.5.1 Unsecuring the MCU using Backdoor Key Access

The MCU may be unsecured by using the backdoor key access feature which requires knowledge of the contents of the backdoor keys (NVBACKKEY through NVBACKKEY+7, see Table 4-4 for specific addresses). If the KEYEN[1:0] bits are in the enabled state (see Section 4.6.2.2) and the KEYACC bit is set, a write to a backdoor key address in the Flash memory triggers a comparison between the written data and the backdoor key data stored in the Flash memory. If all backdoor keys are written to the correct addresses in the correct order and the data matches the backdoor keys stored in the Flash memory, the MCU will be unsecured. The data must be written to the backdoor keys sequentially. Values 0x0000 and 0xFFFF are not permitted as backdoor keys. While the KEYACC bit is set, reads of the Flash memory will return invalid data.

The user code stored in the Flash memory must have a method of receiving the backdoor keys from an external stimulus. This external stimulus would typically be through one of the on-chip serial ports.

If the KEYEN[1:0] bits are in the enabled state (see Section 4.6.2.2), the MCU can be unsecured by the backdoor key access sequence described below:

- 1. Set the KEYACC bit in the Flash configuration register (FCNFG).
- 2. Sequentially write the correct eight 8-bit bytes to the Flash addresses containing the backdoor keys.
- 3. Clear the KEYACC bit. Depending on the user code used to write the backdoor keys, a wait cycle (NOP) may be required before clearing the KEYACC bit.
- 4. If all data written match the backdoor keys, the MCU is unsecured and the SEC[1:0] bits in the FSEC register are forced to the unsecure state of 1:0.

The backdoor key access sequence is monitored by an internal security state machine. An illegal operation during the backdoor key access sequence will cause the security state machine to lock, leaving the MCU in the secured state. A reset of the MCU will cause the security state machine to exit the lock state and allow a new backdoor key access sequence to be attempted. The following operations during the backdoor key access sequence will lock the security state machine:

- 1. If any of the keys written does not match the backdoor keys programmed in the Flash array.
- 2. If the keys are written in the wrong sequence.
- 3. If more keys than are required are written.
- 4. If any of the keys written are all 0's or all 1's.
- 5. If the KEYACC bit does not remain set while the keys are written.
- 6. If any of the keys are written on successive MCU clock cycles.
- 7. Executing a STOP instruction while the KEYACC bit is set.

After the backdoor keys have been correctly matched, the MCU will be unsecured. Once the MCU is unsecured, the Flash security byte can be programmed to the unsecure state, if desired.

In the unsecure state, the user has full control of the contents of the backdoor keys by programming the associated addresses in NVBACKKEY through NVBACKKEY+7.

The security as defined in the Flash security byte is not changed by using the backdoor key access sequence to unsecure. The stored backdoor keys are unaffected by the backdoor key access sequence. After the next reset of the MCU, the security state of the Flash module is determined by the Flash security byte. The backdoor key access sequence has no effect on the program and erase protections defined in the Flash protection register (FPROT).

It is not possible to unsecure the MCU in special mode by using the backdoor key access sequence in background debug mode (BDM).

## 4.6.6 Resets

If a reset occurs while any Flash command is in progress, that command will be immediately aborted. The state of the Flash array address being programmed or the sector/block being erased is not guaranteed.

Chapter 4. Memory

# Chapter 5 Resets, Interrupts, and System Configuration

# 5.1 Introduction

This chapter discusses basic reset and interrupt mechanisms and the various sources of reset and interrupts in the MC9S08MM128 series. Some interrupt sources from peripheral modules are discussed in greater detail within other chapters of this data manual. This chapter gathers basic information about all reset and interrupt sources in one place for easy reference. A few reset and interrupt sources, including the computer operating properly (COP) watchdog, are not part of on-chip peripheral systems with their own sections but are part of the system control logic.

# 5.2 Features

Reset and interrupt features include:

- Multiple sources of reset for flexible system configuration and reliable operation
- Reset status register (SRS) to indicate source of most recent reset
- Separate interrupt vectors for each module (reduces polling overhead) (see Table 5-1)

# 5.3 MCU Reset

Resetting the MCU provides a way to start processing from a known set of initial conditions. During reset, most control and status registers are forced to initial values and the program counter is loaded from the reset vector (0xFFFE:0xFFFF). On-chip peripheral modules are disabled and I/O pins are initially configured as general-purpose high-impedance inputs with pull-up devices disabled. The I bit in the condition code register (CCR) is set to block maskable interrupts so the user program has a chance to initialize the stack pointer (SP) and system control settings. SP is forced to 0x00FF at reset.

The MC9S08MM128 series has seven sources for reset:

- Power-on reset (POR)
- Low-voltage detect (LVD)
- Computer operating properly (COP) timer
- Illegal opcode detect (ILOP)
- Background debug forced reset
- External reset pin (RESET)
- Clock generator loss of lock and loss of clock reset (LOC)

#### Chapter 5. Resets, Interrupts, and System Configuration

Each of these sources, with the exception of the background debug forced reset, has an associated bit in the system reset status (SRS) register.

# 5.4 Computer Operating Properly (COP) Watchdog

The COP watchdog is intended to force a system reset when the application software fails to execute as expected. To prevent a system reset from the COP timer (when it is enabled), application software must reset the COP counter periodically. If the application program gets lost and fails to reset the COP counter before it times out, a system reset is generated to force the system back to a known starting point.

After any reset, the COP watchdog is enabled (see Section 5.7.4, "System Options 1 (SOPT1) Register," for additional information). If the COP watchdog is not used in an application, it can be disabled by clearing COPT bits in SOPT1.

The COP counter is reset by writing 0x55 and 0xAA (in this order) to the address of SRS during the selected timeout period. Writes do not affect the data in the read-only SRS. As soon as the write sequence is done, the COP timeout period is restarted. If the program fails to do this during the time-out period, the MCU will reset. Also, if any value other than 0x55 or 0xAA is written to SRS, the MCU is immediately reset.

The COPCLKS bit in SOPT2 (see Section 5.7.5, "System Options 2 (SOPT2) Register," for additional information) selects the clock source used for the COP timer. The clock source options are either the bus clock or an internal 1 kHz LPO clock source. With each clock source, there are three associated time-outs controlled by the COPT bits in SOPT1. Table 5-7 summaries the control functions of the COPCLKS and COPT bits. The COP watchdog defaults to operation from the 1 kHz LPO clock source and the longest time-out (2<sup>10</sup> cycles).

When the bus clock source is selected, windowed COP operation is available by setting COPW in the SOPT2 register. In this mode, writes to the SRS register to clear the COP timer must occur in the last 25% of the selected timeout period. A premature write immediately resets the MCU. When the 1 kHz LPO clock source is selected, windowed COP operation is not available.

The COP counter is initialized by the first writes to the SOPT1 and SOPT2 registers and after any system reset. Subsequent writes to SOPT1 and SOPT2 have no effect on COP operation. Even if the application will use the reset default settings of COPT, COPCLKS, and COPW bits, the user must write to the write-once SOPT1 and SOPT2 registers during reset initialization to lock in the settings. This will prevent accidental changes if the application program gets lost.

The write to SRS that services (clears) the COP counter must not be placed in an interrupt service routine (ISR) because the ISR could continue to be executed periodically even if the main application program fails.

If the bus clock source is selected, the COP counter does not increment while the MCU is in background debug mode or while the system is in stop mode. The COP counter resumes when the MCU exits background debug mode or stop mode.

If the 1 kHz LPO clock source is selected, the COP counter is re-initialized to zero upon entry to either background debug mode or stop mode and begins from zero upon exit from background debug mode or stop mode.

# 5.5 Interrupts

Interrupts provide a way to save the current CPU status and registers, execute an interrupt service routine (ISR), and then restore the CPU status so processing resumes where it left off before the interrupt. Other than the software interrupt (SWI), which is a program instruction, interrupts are caused by hardware events such as an edge on the IRQ pin or a timer-overflow event. The debug module can also generate an SWI under certain circumstances.

If an event occurs in an enabled interrupt source, an associated read-only status flag will become set. The CPU will not respond until and unless the local interrupt enable is a logic 1 to enable the interrupt. The I bit in the CCR is 0 to allow interrupts. The global interrupt mask (I bit) in the CCR is initially set after reset which masks (prevents) all maskable interrupt sources. The user program initializes the stack pointer and performs other system setup before clearing the I bit to allow the CPU to respond to interrupts.

When the CPU receives a qualified interrupt request, it completes the current instruction before responding to the interrupt. The interrupt sequence obeys the same cycle-by-cycle sequence as the SWI instruction and consists of:

- Saving the CPU registers on the stack
- Setting the I bit in the CCR to mask further interrupts
- Fetching the interrupt vector for the highest-priority interrupt that is currently pending
- Filling the instruction queue with the first three bytes of program information starting from the address fetched from the interrupt vector locations

While the CPU is responding to the interrupt, the I bit is automatically set to avoid the possibility of another interrupt interrupting the ISR itself (this is called nesting of interrupts). Normally, the I bit is restored to 0 when the CCR is restored from the value stacked on entry to the ISR. In rare cases, the I bit may be cleared inside an ISR (after clearing the status flag that generated the interrupt) so that other interrupts can be serviced without waiting for the first service routine to finish. This practice is not recommended for anyone other than the most experienced programmers because it can lead to subtle program errors that are difficult to debug.

The interrupt service routine ends with a return-from-interrupt (RTI) instruction which restores the CCR, A, X, and PC registers to their pre-interrupt values by reading the previously saved information off the stack.

### NOTE

For compatibility with the M68HC08, the H register is not automatically saved and restored. It is good programming practice to push H onto the stack at the start of the interrupt service routine (ISR) and restore it immediately before the RTI that is used to return from the ISR.

When two or more interrupts are pending when the I bit is cleared, the highest priority source is serviced first (see Table 5-1).

# 5.5.1 Interrupt Stack Frame

Figure 5-1 shows the contents and organization of a stack frame. Before the interrupt, the stack pointer (SP) points at the next available byte location on the stack. The current values of CPU registers are stored on the stack starting with the low-order byte of the program counter (PCL) and ending with the CCR. After stacking, the SP points at the next available location on the stack which is the address that is one less than the address where the CCR was saved. The PC value that is stacked is the address of the instruction in the main program that would have executed next if the interrupt had not occurred.



Figure 5-1. Interrupt Stack Frame

When an RTI instruction is executed, these values are recovered from the stack in reverse order. As part of the RTI sequence, the CPU fills the instruction pipeline by reading three bytes of program information, starting from the PC address recovered from the stack.

The status flag causing the interrupt must be acknowledged (cleared) before returning from the ISR. Typically, the flag must be cleared at the beginning of the ISR so that if another interrupt is generated by this same source, it will be registered so it can be serviced after completion of the current ISR.

# 5.5.2 External Interrupt Request (IRQ) Pin

External interrupts are managed by the IRQSC status and control register. When the IRQ function is enabled, synchronous logic monitors the pin for edge-only or edge-and-level events. When the MCU is in stop mode and system clocks are shut down, a separate asynchronous path is used so the IRQ (if enabled) can wake the MCU.

# 5.5.2.1 Pin Configuration Options

The IRQ pin enable (IRQPE) control bit in IRQSC must be 1 in order for the IRQ pin to act as the interrupt request (IRQ) input. As an IRQ input, the user can choose the polarity of edges or levels detected (IRQEDG), whether the pin detects edges-only or edges and levels (IRQMOD), and whether an event causes an interrupt or only sets the IRQF flag which can be polled by software.

The IRQ pin, when enabled, defaults to use an internal pull device (IRQPDD = 0), the device is a pull-up or pull-down depending on the polarity chosen. If the user desires to use an external pull-up or pull-down, the IRQPDD can be written to a 1 to turn off the internal device.

BIH and BIL instructions may be used to detect the level on the IRQ pin when the pin is configured to act as the IRQ input.

## NOTE

This pin does not contain a clamp diode to  $V_{DD}$  and must not be driven above  $V_{DD}$ . The voltage measured on the internally pulled up IRQ pin may be as low as  $V_{DD} - 0.7$  V. The internal gates connected to this pin are pulled all the way to  $V_{DD}$ .

## 5.5.2.2 Edge and Level Sensitivity

The IRQMOD control bit re-configure the detection logic so it detects edge events and pin levels. In this edge detection mode, the IRQF status flag becomes set when an edge is detected (when the IRQ pin changes from the deasserted to the asserted level), but the flag is continuously set (and cannot be cleared) as long as the IRQ pin remains at the asserted level.

## 5.5.3 Interrupt Vectors, Sources, and Local Masks

Table 5-1 provides a summary of all interrupt sources. Higher-priority sources are located toward the bottom of the table. The high-order byte of the address for the interrupt service routine is located at the first address in the vector address column, and the low-order byte of the address for the interrupt service routine is located at the next higher address.

When an interrupt condition occurs, an associated flag bit becomes set. If the associated local interrupt enable is 1, an interrupt request is sent to the CPU. Within the CPU, if the global interrupt mask (I bit in the CCR) is 0, the CPU will finish the current instruction, stack the PCL, PCH, X, A, and CCR CPU registers, set the I bit, and then fetch the interrupt vector for the highest priority pending interrupt. Processing then continues in the interrupt service routine.

| Vector<br>Priority | Vector<br>Number | Address<br>(High/Low) | Vector Name | Module            | Source                                                                 | Enable                                                          | Description                                                                               |
|--------------------|------------------|-----------------------|-------------|-------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Lowest             |                  |                       |             | 0.010             | 7005 70                                                                |                                                                 | 0.010                                                                                     |
|                    | 32               | 0xFF9E/0xFF9F         | Vsci2tx     | SCI2              | IDRE, IC                                                               | TIE, TCIE                                                       | SCI2 transmit                                                                             |
|                    | 31               | 0xFFC0/0xFFC1         | Vsci2rx     | SCI2              | IDLE, RDRF,<br>LBKDIF, RXEDGIF                                         | ILIE, RIE,<br>LBKDIE,<br>RXEDGIE                                | SCI2 receive                                                                              |
|                    | 30               | 0xFFC2/0xFFC3         | Vsci2err    | SCI2              | OR, NF,<br>FE, PF                                                      | ORIE, NFIE,<br>FEIE, PFIE                                       | SCI2 error                                                                                |
|                    | 29               | 0xFFC4/0xFFC5         | Vtod        | TOD               | QSECF, SECF,<br>MTCHF                                                  | QSECIE, SECIE,<br>MTCHIE                                        | Time of Day interrupt                                                                     |
|                    | 28               | 0xFFC6/0xFFC7         | Vkeyboard2  | KBI2              | KBF                                                                    | KBIE                                                            | Keyboard2 pins                                                                            |
|                    | 27               | 0xFFC8/0xFFC9         | Vkeyboard1  | KBI1              | KBF                                                                    | KBIE                                                            | Keyboard1 pins                                                                            |
|                    | 26               | 0xFFCA/0xFFCB         | Vacmp       | PRACMP            | ACF                                                                    | ACIE                                                            | Prog. Analog comparator                                                                   |
|                    | 25               | 0xFFCC/0xFFCD         | Vadc        | ADC1216           | COCO                                                                   | AIEN                                                            | ADC                                                                                       |
|                    | 24               | 0xFFCE/0xFFCF         | Viic        | IIC               | IICIS                                                                  | IICIE                                                           | IIC control                                                                               |
|                    | 23               | 0xFFD0/0xFFD1         | Vsci1tx     | SCI1              | TDRE, TC                                                               | TIE, TCIE                                                       | SCI1 transmit                                                                             |
|                    | 22               | 0xFFD2/0xFFD3         | Vsci1rx     | SCI1              | IDLE, RDRF,<br>LBKDIF, RXEDGIF                                         | ILIE, RIE,<br>LBKDIE,<br>RXEDGIE                                | SCI1 receive                                                                              |
|                    | 21               | 0xFFD4/0xFFD5         | Vsci1err    | SCI1              | OR, NF,<br>FE, PF                                                      | ORIE, NFIE,<br>FEIE, PFIE                                       | SCI1 error                                                                                |
|                    | 20               | 0xFFD6/0xFFD7         | Vcmt        | CMT               | EOCF                                                                   | EOCIE                                                           | CMT                                                                                       |
|                    | 19               | 0xFFD8/0xFFD9         | Vspi2       | SPI2              | SPIF, MODF,<br>SPTEF                                                   | SPIE, SPE, SPTIE                                                | SPI2                                                                                      |
|                    | 18               | 0xFFDA/0xFFDB         | Vtpm2ovf    | TPM2              | TOF                                                                    | TOIE                                                            | TPM2 overflow                                                                             |
|                    | 17               | 0xFFDC/0xFFDD         | Vtpm2ch3    | TPM2              | CH3F                                                                   | CH3IE                                                           | TPM2 channel 3                                                                            |
|                    | 16               | 0xFFDE/0xFFDF         | Vtpm2ch2    | TPM2              | CH2F                                                                   | CH2IE                                                           | TPM2 channel 2                                                                            |
|                    | 15               | 0xFFE0/0xFFE1         | Vtpm2ch1    | TPM2              | CH1F                                                                   | CH1IE                                                           | TPM2 channel 1                                                                            |
|                    | 14               | 0xFFE2/0xFFE3         | Vtpm2ch0    | TPM2              | CH0F                                                                   | CH0IE                                                           | TPM2 channel 0                                                                            |
|                    | 13               | 0xFFE4/0xFFE5         | Vtpm1ovf    | TPM1              | TOF                                                                    | TOIE                                                            | TPM1 overflow                                                                             |
|                    | 12               | 0xFFE6/0xFFE7         | Vtpm1ch3    | TPM1              | CH3F                                                                   | CH3IE                                                           | TPM1 channel 3                                                                            |
|                    | 11               | 0xFFE8/0xFFE9         | Vtpm1ch2    | TPM1              | CH2F                                                                   | CH2IE                                                           | TPM1 channel 2                                                                            |
|                    | 10               | 0xFFEA/0xFFEB         | Vtpm1ch1    | TPM1              | CH1F                                                                   | CH1IE                                                           | TPM1 channel 1                                                                            |
|                    | 9                | 0xFFEC/0xFFED         | Vtpm1ch0    | TPM1              | CH0F                                                                   | CHOIE                                                           | TPM1 channel 0                                                                            |
|                    | 8                | 0xFFEE/0xFFEF         | Vdac        | DAC               | DACWMF,<br>DACRPTF,<br>DACRPBF                                         | DACWMIE<br>DACTIE<br>DACBIE                                     | DAC Buffer                                                                                |
|                    | 7                | 0xFFF0/0xFFF1         | Vpdb        | PDB               | PDB_SCR[IF]                                                            | PDB_SCR[IE]                                                     | PDB                                                                                       |
| ▼<br>Highest       | 6                | 0xFFF2/0xFFF3         | Vusb        | USB               | STALLF<br>RESUMEF<br>SLEEPF<br>TOKDNEF<br>SOFTOKF<br>ERRORF<br>USBRSTF | STALL<br>RESUME<br>SLEEP<br>TOKDNE<br>SOFTOK<br>ERROR<br>USBRST | USB Status                                                                                |
|                    | 5                | 0xFFF4/0xFFF5         | Vspi1       | SPI1              | SPIF, MODF,<br>SPTEF                                                   | SPIE, SPE, SPTIE                                                | FSPI1                                                                                     |
|                    | 4                | 0xFFF6/0xFFF7         | Vlol        | MCG               | LOLS                                                                   | LOLIE                                                           | MCG Loss of Lock                                                                          |
|                    | 3                | 0xFFF8/0xFFF9         | Vlvd        | System<br>control | LVDF, LVWF                                                             | LVDIE, LVWIE                                                    | Low-voltage detect,<br>Low-voltage warning                                                |
|                    | 2                | 0xFFFA/0xFFFB         | Virq        | IRQ               | IRQF                                                                   | IRQIE                                                           | IRQ pin                                                                                   |
|                    | 1                | 0xFFFC/0xFFFD         | Vswi        | Core              | SWI Instruction                                                        | _                                                               | Software interrupt                                                                        |
|                    | 0                | 0xFFFE/0xFFFF         | Vreset      | System<br>control | COP<br>LVD<br>RESET pin<br>Illegal opcode<br>Illegal address<br>POR    | COPE<br>LVDRE<br>RSTPE<br>—<br>—                                | Watchdog timer<br>Low-voltage detect<br>External pin<br>Illegal opcode<br>Illegal address |

#### Table 5-1. MC9S08MM128 Interrupt Vectors

# 5.6 Low-Voltage Detect (LVD) System

The MC9S08MM128 series includes a system to protect against low-voltage conditions in order to protect memory contents and control MCU system states during supply voltage variations. The system is comprised of a power-on reset (POR) circuit and a LVD circuit with trip voltages for warning and detection. The LVD circuit is enabled when LVDE in SPMSC1 is set to 1. The LVD is disabled upon entering any of the stop modes unless LVDSE is set in SPMSC1. If LVDSE and LVDE are both set, then the MCU cannot enter stop2 (it will enter stop3 instead), and the current consumption in stop3 with the LVD enabled will be higher.

# 5.6.1 Power-On Reset Operation

When power is initially applied to the MCU, or when the supply voltage drops below the power-on reset rearm voltage level,  $V_{POR}$ , the POR circuit will cause a reset condition. As the supply voltage rises, the LVD circuit will hold the MCU in reset until the supply has risen above the low voltage detection low threshold,  $V_{LVDL}$ . Both the POR bit and the LVD bit in SRS are set following a POR.

# 5.6.2 Low-Voltage Detection (LVD) Reset Operation

The LVD can be configured to generate a reset upon detection of a low voltage condition by setting LVDRE to 1. The low voltage detection threshold is determined by the LVDV bit. After an LVD reset has occurred, the LVD system will hold the MCU in reset until the supply voltage has risen above the low voltage detection threshold. The LVD bit in the SRS register is set following either an LVD reset or POR.

# 5.6.3 Low-Voltage Warning (LVW) Interrupt Operation

The LVD system has a low voltage warning flag to indicate to the user that the supply voltage is approaching the low voltage condition. When a low voltage warning condition is detected and is configured for interrupt operation (LVWIE set to 1), LVWF in SPMSC1 will be set and an LVW interrupt request will occur.

# 5.7 Reset, Interrupt, and System Control Registers and Control Bits

One 8-bit register in the direct page register space and eight 8-bit registers in the high-page register space are related to reset and interrupt systems.

Refer to the direct-page register summary in Chapter 4, "Memory," of this data sheet for the absolute address assignments for all registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

Some control bits in the SOPT1 and SPMSC2 registers are related to modes of operation. Although brief descriptions of these bits are provided here, the related functions are discussed in greater detail in Chapter 3, "Modes of Operation."

Chapter 5. Resets, Interrupts, and System Configuration

# 5.7.1 Interrupt Pin Request Status and Control Register (IRQSC)

This direct page register includes status and control bits, which are used to configure the IRQ function, report status, and acknowledge IRQ events.



### Figure 5-2. Interrupt Request Status and Control Register (IRQSC)

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>IRQPDD | Interrupt Request (IRQ) Pull Device Disable — This read/write control bit is used to disable the internal pull-up device when the IRQ pin is enabled (IRQPE = 1) allowing for an external device to be used.<br>0 IRQ pull device enabled if IRQPE = 1.<br>1 IRQ pull device disabled if IRQPE = 1.                                                                                                                                                                                                                                                                                                          |
| 5<br>IRQEDG | <ul> <li>Interrupt Request (IRQ) Edge Select — This read/write control bit is used to select the polarity of edges or levels on the IRQ pin that cause IRQF to be set. The IRQMOD control bit determines whether the IRQ pin is sensitive to both edges and levels or only edges. When the IRQ pin is enabled as the IRQ input and is configured to detect rising edges, the optional pull-up resistor is re-configured as an optional pull-down resistor.</li> <li>0 IRQ is falling edge or falling edge/low-level sensitive.</li> <li>1 IRQ is rising edge or rising edge/high-level sensitive.</li> </ul> |
| 4<br>IRQPE  | <ul> <li>IRQ Pin Enable — This read/write control bit enables the IRQ pin function. When this bit is set the IRQ pin can be used as an interrupt request.</li> <li>IRQ pin function is disabled.</li> <li>IRQ pin function is enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                            |
| 3<br>IRQF   | <ul> <li>IRQ Flag — This read-only status bit indicates when an interrupt request event has occurred.</li> <li>0 No IRQ request.</li> <li>1 IRQ event detected.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2<br>IRQACK | <b>IRQ Acknowledge</b> — This write-only bit is used to acknowledge interrupt request events (write 1 to clear IRQF). Writing 0 has no meaning or effect. Reads always return 0. If edge-and-level detection is selected (IRQMOD = 1), IRQF cannot be cleared while the IRQ pin remains at its asserted level.                                                                                                                                                                                                                                                                                               |
| 1<br>IRQIE  | <ul> <li>IRQ Interrupt Enable — This read/write control bit determines whether IRQ events generate an interrupt request.</li> <li>0 Interrupt request when IRQF set is disabled (use polling).</li> <li>1 Interrupt requested whenever IRQF = 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                  |
| 0<br>IRQMOD | <ul> <li>IRQ Detection Mode — This read/write control bit selects either edge-only detection or edge-and-level detection. See Section 5.5.2.2, "Edge and Level Sensitivity," for more details.</li> <li>IRQ event on falling/rising edges only.</li> <li>IRQ event on falling/rising edges and low/high levels.</li> </ul>                                                                                                                                                                                                                                                                                   |

## 5.7.2 System Reset Status Register (SRS)

This register includes seven read-only status flags to indicate the source of the most recent reset. When a debug host forces reset by writing 1 to BDFR in the SBDFR register, none of the status bits in SRS is set.

#### Chapter 5. Resets, Interrupts, and System Configuration

To reset the COP counter, write 0x55 and 0xAA (in this order) to the address of SRS during the selected timeout period. The reset state of these bits depends on what caused the microcontroller to reset.

1

|                     | 7   | 6            | 5              | 4             | 3              | 2            | 1            | 0 |
|---------------------|-----|--------------|----------------|---------------|----------------|--------------|--------------|---|
| R                   | POR | PIN          | COP            | ILOP          | ILAD           | LOC          | LVD          |   |
| w                   |     | Writing bacl | k-to-back 0x55 | and 0xAA in s | equence clears | COP the wate | chdog timer. |   |
| POR                 | 1   | 0            | 0              | 0             | 0              | 0            | 1            | 0 |
| LVR:                | U   | 0            | 0              | 0             | 0              | 0            | 1            | 0 |
| Any other<br>reset: | 0   | (1)          | (1)            | (1)           | (1)            | (1)          | 0            | 0 |

U = Unaffected by reset

<sup>1</sup> Any of these reset sources that are active at the time of reset will cause the corresponding bit(s) to be set; bits corresponding to sources that are not active at the time of reset will be cleared.

### Figure 5-3. System Reset Status (SRS)

### Table 5-3. SRS Register Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>POR  | <ul> <li>Power-On Reset — A reset was caused by the power-on detection logic. Because the internal supply voltage was ramping up at the time, the low-voltage reset (LVR) status bit is also set to indicate that the reset occurred while the internal supply was below the LVR threshold.</li> <li>0 Reset not caused by POR.</li> <li>1 POR caused reset.</li> </ul>                                                                   |
| 6<br>PIN  | <ul> <li>External Reset Pin — Reset was caused by an active-low level on the external reset pin.</li> <li>0 Reset not caused by external reset pin.</li> <li>1 Reset came from external reset pin.</li> </ul>                                                                                                                                                                                                                             |
| 5<br>COP  | <ul> <li>Computer Operating Properly (COP) Watchdog — Reset was caused by the COP watchdog timer timing out.</li> <li>This reset source may be blocked by COPE = 0.</li> <li>0 Reset not caused by COP timeout.</li> <li>1 Reset caused by COP timeout.</li> </ul>                                                                                                                                                                        |
| 4<br>ILOP | <ul> <li>Illegal Opcode — Reset was caused by an attempt to execute an unimplemented or illegal opcode. The STOP instruction is considered illegal if stop is disabled by STOPE = 0 in the SOPT register. The BGND instruction is considered illegal if active background mode is disabled by ENBDM = 0 in the BDCSC register.</li> <li>0 Reset not caused by an illegal opcode.</li> <li>1 Reset caused by an illegal opcode.</li> </ul> |
| 3<br>ILAD | <ul> <li>ILAD — Reset was caused by an attempt to access an illegal address.</li> <li>0 Reset not caused by an illegal address access.</li> <li>1 Reset caused by an illegal address access.</li> </ul>                                                                                                                                                                                                                                   |
| 2<br>LOC  | <ul> <li>Loss-of-Clock Reset — A reset was caused by a loss of external clock.</li> <li>0 Reset not caused by a loss of external clock.</li> <li>1 Reset caused by a loss of external clock.</li> </ul>                                                                                                                                                                                                                                   |
| 1<br>LVD  | <ul> <li>Low Voltage Detect — If the LVD is enable with the LVDRE or LVDSE bit is set, and the supply drops below the LVD trip voltage, an LVD reset will occur. This bit is also set by POR.</li> <li>0 Reset not caused by LVD trip or POR.</li> <li>1 Reset caused by LVD trip or POR.</li> </ul>                                                                                                                                      |

# 5.7.3 System Background Debug Force Reset Register (SBDFR)

This register contains a single write-only control bit. A serial background command such as WRITE\_BYTE must be used to write to SBDFR. Attempts to write this register from a user program are ignored. Reads always return 0x00.



<sup>1</sup> BDFR is writable only through serial background debug commands, not from user programs.

#### Figure 5-4. System Background Debug Force Reset Register (SBDFR)

#### Table 5-4. SBDFR Register Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                       |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>BDFR | <b>Background Debug Force Reset</b> — A serial background command such as WRITE_BYTE may be used to allow an external debug host to force a target system reset. Writing logic 1 to this bit forces an MCU reset. This bit cannot be written from a user program. |

## 5.7.4 System Options 1 (SOPT1) Register

This high-page register has five write-once bits and one write anytime bit. For the write-once bits, only the first write after reset is honored. All bits in the register can be read at any time. Any subsequent attempt to write a write-once bit is ignored to avoid accidental changes to these sensitive settings. SOPT1 should be written to during the reset initialization program to set the desired controls, even if the desired settings are the same as the reset settings.

|                        | 7        | 6               | 5      | 4 | 3     | 2 | 1      | 0              |
|------------------------|----------|-----------------|--------|---|-------|---|--------|----------------|
| R                      | <u> </u> | от <sup>1</sup> | OTODE1 | 0 | BLMSS | 0 |        |                |
| w                      | 0        | P1 <sup>-</sup> | STOPE  |   |       |   | BKGDPE | REIPE          |
| POR                    | 1        | 1               | 0      | 0 | 0     | 0 | 1      | 1              |
| LVR                    | 1        | 1               | 0      | 0 | 0     | 0 | 1      | 1              |
| Any<br>Other<br>Reset: | 1        | 1               | 0      | 0 | 0     | 0 | 1      | u <sup>2</sup> |

#### Figure 5-5. System Options 1 (SOPT1) Register

<sup>1</sup> These bits can be written only one time after reset. Subsequent writes are ignored.

<sup>2</sup> u = Unaffected

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–6<br>COPT | <b>COP Watchdog Timeout</b> — These write-once bits select the timeout period of the COP. COPT along with SOPT2[COPCLKS] defines the COP timeout period as described in Table 5-7.                                                                                                                                                                                                                  |
| 5<br>STOPE  | <b>Stop Mode Enable</b> — This write-once bit is used to enable stop mode. If stop and wait modes are disabled and a user program attempts to execute a STOP instruction, an illegal opcode reset may be generated.                                                                                                                                                                                 |
| 3<br>BLMSS  | <ul> <li>Boot Loader Mode Select Status— This Read only bit shows the status of the BLMS bit during the last Power on Reset.</li> <li>0 BLMS pin was high at last POR</li> <li>1 BLMS pin was low at last POR.</li> </ul>                                                                                                                                                                           |
| 1<br>BKGDPE | <ul> <li>Background Debug Mode Pin Enable — This write-once bit when set enables the PTD0/BKGD/MS pin to function as BKGD/MS. When clear, the pin functions as one of its output only alternative functions. This pin defaults to the BKGD/MS function following any MCU reset.</li> <li>0 PTD0/BKGD/MS pin functions as PTD0</li> <li>1 PTD0/BKGD/MS pin functions as BKGD/MS.</li> </ul>          |
| 0<br>RSTPE  | <b>RESET Pin Enable</b> — This write-once bit when set enables the PTD1/CMPP2/RESET pin to function as RESET. When clear, the pin functions as open drain output only. This pin defaults to its RESET function following an MCU POR or LVD. When RSTPE is set, an internal pull-up device is enabled on RESET. 0 PTD1/CMPP2/RESET pin functions as PTD1. 1 PTD1/CMPP2/RESET pin functions as RESET. |

#### Table 5-5. SOPT1 Field Descriptions

## 5.7.5 System Options 2 (SOPT2) Register

This high page register contains bits to configure microcontroller specific features on the MC9S08MM128 series microcontrollers.

|        | 7             | 6    | 5 | 4 | 3 | 2 | 1 | 0 |      |
|--------|---------------|------|---|---|---|---|---|---|------|
| R      |               |      | 0 |   | 0 | 0 | 0 |   |      |
| w      | COPCLKS' COPW | COPW |   |   |   |   |   |   | ACIC |
| Reset: | 0             | 0    | 0 | 0 | 0 | 0 | 0 | 0 |      |

<sup>1</sup> This bit can be written to only one time after reset. Additional writes are ignored.

#### Figure 5-6. System Options 2 (SOPT2) Register

#### Table 5-6. SOPT2 Register Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>COPCLKS | <ul> <li>COP Watchdog Clock Select — This write-once bit selects the clock source of the COP watchdog.</li> <li>Internal LPOCLK is source to COP.</li> <li>Bus clock is source to COP.</li> </ul>                                                                                                                                                                                                  |
| 6<br>COPW    | <ul> <li>COP Window Mode — This write-once bit specifies whether the COP operates in Normal or Window mode. In Window mode, the 0x55–0xAA write sequence to the SRS register must occur within the last 25% of the selected period; any write to the SRS register during the first 75% of the selected period resets the microcontroller.</li> <li>0 Normal mode</li> <li>1 Window mode</li> </ul> |

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>CLKOUT_EN | <ul> <li>Clock Output Enable — This bit is used to mux out the BUSCLK clock to PTC7.</li> <li>0 BUSCLK is not available on the external pin PTC7.</li> <li>1 BUSCLK is available on the external pin PTC7.</li> </ul>                                                                                                                                                                                               |
| 0<br>ACIC      | <ul> <li>Analog Comparator to Input Capture Enable— This bit connects the output of the ACMP to TPM1 input channel 0. See Chapter 9, "Programmable Analog Comparator (S08PRACMPV1)," and Chapter 22, "Timer/Pulse-Width Modulator (S08TPMV3)," for more details on this feature.</li> <li>0 ACMP output not connected to TPM1 input channel 0.</li> <li>1 ACMP output connected to TPM1 input channel 0.</li> </ul> |

#### Table 5-6. SOPT2 Register Field Descriptions (Continued)

| Contro         | ol Bits     | Clock Source | COP Window <sup>1</sup> Opens | COP Overflow Count                              |  |
|----------------|-------------|--------------|-------------------------------|-------------------------------------------------|--|
| SOPT2[COPCLKS] | SOPT1[COPT] |              | (SOPT2[COPW] = 1)             | COP Overnow Count                               |  |
| N/A            | 00          | N/A          | N/A                           | COP is disabled                                 |  |
| 0              | 01          | 1 kHz LPOCLK | N/A                           | 2 <sup>5</sup> cycles (32 ms <sup>2</sup> )     |  |
| 0              | 10          | 1 kHz LPOCLK | N/A                           | 2 <sup>8</sup> cycles (256 ms <sup>2</sup> )    |  |
| 0              | 11          | 1 kHz LPOCLK | N/A                           | 2 <sup>10</sup> cycles (1,024 ms <sup>2</sup> ) |  |
| 1              | 01          | BUSCLK       | 6,144 cycles                  | 2 <sup>13</sup> cycles <sup>1</sup>             |  |
| 1              | 10          | BUSCLK       | 49,152 cycles                 | 2 <sup>16</sup> cycles <sup>1</sup>             |  |
| 1              | 11          | BUSCLK       | 196,608 cycles                | 2 <sup>18</sup> cycles <sup>1</sup>             |  |

#### Table 5-7. COP Configuration Options

<sup>1</sup> Windowed COP operation requires the user to clear the COP timer in the last 25% of the selected timeout period. This column displays the minimum number of clock counts required before the COP timer can be reset when in windowed COP mode (SOPT2[COPW] = 1).

<sup>2</sup> Values shown in milliseconds based on  $t_{LPO} = 1$  ms.

## 5.7.6 SIM Clock Set and Select Register (SIMCO)

This register controls operation of the CLKOUT pin. The CS field in this register controls the output mux function for the CLKOUT pin. The various clock sources must be enabled/disabled via the appropriate controls elsewhere in the device.



<sup>1</sup> Bit 7 of SIMCO register is reserved for internal Freescale testing. Writing a "1" to this bit impacts TPM1 external clock selection.

| Field     | Description                                                                                                                                                                                                            |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3       | RESERVED                                                                                                                                                                                                               |
| 2-0<br>CS | CLKOUT Select—<br>000 CLKOUT = 0<br>001 CLKOUT = Crystal oscillator 1<br>010 CLKOUT = Crystal oscillator 2<br>011 CLKOUT = internal RC oscillator<br>100 CLKOUT = BUSCLK<br>101 CLKOUT = CPUCLK<br>110 CLKOUT = LPOCLK |

#### Table 5-8. SIMCO Bit Field Descriptions

## 5.7.7 System Device Identification Register (SDIDH, SDIDL)

This read-only register is included so host development systems can identify the HCS08 derivative and revision number. This allows the development software to recognize where specific memory blocks, registers, and control bits are located in a target MCU.



#### Figure 5-7. System Device Identification Register — High (SDIDH)

#### Table 5-9. SDIDH Register Field Descriptions

| Field           | Description                                                                                                                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4<br>Reserved | Bits 7:4 are reserved. Reading these bits will result in an indeterminate value; writes have no effect.                                                                                              |
| 3:0<br>ID[11:8] | <b>Part Identification Number</b> — Each derivative in the HCS08 Family has a unique identification number. The MC9S08MM128 series is hard coded to the value 0x02E. See also ID bits in Table 5-10. |



#### Figure 5-8. System Device Identification Register — Low (SDIDL)

| Field          | Description                                                                                                                                                                                         |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>ID[7:0] | <b>Part Identification Number</b> — Each derivative in the HCS08 Family has a unique identification number. The MC9S08MM128 series is hard coded to the value 0x02E. See also ID bits in Table 5-9. |

## 5.7.8 System Clock Gating Control 1 Register (SCGC1)

This high page register contains control bits to enable or disable the bus clock to the CMT, TPMx, ADC, DAC, IIC, and SCIx modules. Gating off the clocks to unused peripherals is used to reduce the microcontroller's run and wait currents. See the section on clock gating in the peripheral's chapter introduction for more information.



Figure 5-9. System Clock Gating Control 1 Register (SCGC1)

| Field     | Description                                                                                                                                                                                                 |  |  |  |  |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7<br>CMT  | <ul> <li>CMT Clock Gate Control — This bit controls the clock gate to the CMT module.</li> <li>0 Bus clock to the CMT module is disabled.</li> <li>1 Bus clock to the CMT module is enabled.</li> </ul>     |  |  |  |  |  |  |
| 6<br>TPM2 | <ul> <li>TPM2 Clock Gate Control — This bit controls the clock gate to the TPM2 module.</li> <li>0 Bus clock to the TPM2 module is disabled.</li> <li>1 Bus clock to the TPM2 module is enabled.</li> </ul> |  |  |  |  |  |  |
| 5<br>TPM1 | <ul> <li>TPM1 Clock Gate Control — This bit controls the clock gate to the TPM1 module.</li> <li>Bus clock to the TPM1 module is disabled.</li> <li>Bus clock to the TPM1 module is enabled.</li> </ul>     |  |  |  |  |  |  |
| 4<br>ADC  | <ul> <li>ADC Clock Gate Control — This bit controls the clock gate to the ADC module.</li> <li>0 Bus clock to the ADC module is disabled.</li> <li>1 Bus clock to the ADC module is enabled.</li> </ul>     |  |  |  |  |  |  |
| 3<br>DAC  | <ul> <li>DAC Clock Gate Control — This bit controls the clock gate to the DAC module.</li> <li>0 Bus clock to the DAC module is disabled.</li> <li>1 Bus clock to the DAC module is enabled.</li> </ul>     |  |  |  |  |  |  |
| 2<br>IIC  | <ul> <li>IIC Clock Gate Control — This bit controls the clock gate to the IIC1 module.</li> <li>0 Bus clock to the IIC module is disabled.</li> <li>1 Bus clock to the IIC module is enabled.</li> </ul>    |  |  |  |  |  |  |
| 1<br>SCI2 | <ul> <li>SCI2 Clock Gate Control — This bit controls the clock gate to the SCI2 module.</li> <li>0 Bus clock to the SCI2 module is disabled.</li> <li>1 Bus clock to the SCI2 module is enabled.</li> </ul> |  |  |  |  |  |  |
| 0<br>SCI1 | <ul> <li>SCI1 Clock Gate Control — This bit controls the clock gate to the SCI1 module.</li> <li>Bus clock to the SCI1 module is disabled.</li> <li>Bus clock to the SCI1 module is enabled.</li> </ul>     |  |  |  |  |  |  |

#### Table 5-11. SCGC1 Register Field Descriptions

# 5.7.9 System Clock Gating Control 2 Register (SCGC2)

This high page register contains control bits to enable or disable the bus clock to the USB, PDB, IRQ, KBIx, ACMP, TOD, and SPIx modules. Gating off the clocks to unused peripherals is used to reduce the microcontroller's run and wait currents. See the section on clock gating in the peripheral's chapter introduction for more information.



Figure 5-10. System Clock Gating Control 2 Register (SCGC2)

#### Table 5-12. SCGC2 Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>USB    | <b>SB Clock Gate Control</b> — This bit controls the bus clock gate to the USB module.<br>Bus clock to the USB module is disabled.<br>Bus clock to the USB module is enabled.                                                                                                                   |  |  |  |  |  |
| 6<br>PDB    | <ul> <li>PDB Clock Gate Control — This bit controls the bus clock gate to the PDB registers.</li> <li>0 Bus clock to PDB registers is disabled.</li> <li>1 Bus clock to PDB registers is enabled.</li> </ul>                                                                                    |  |  |  |  |  |
| 5<br>IRQ    | <ul> <li>IRQ Clock Gate Control — This bit controls the bus clock gate to the IRQ module.</li> <li>0 Bus clock to the IRQ module is disabled.</li> <li>1 Bus clock to the IRQ module is enabled.</li> </ul>                                                                                     |  |  |  |  |  |
| 4<br>KBI    | <ul> <li>KBI Clock Gate Control — This bit controls the clock gate to both of the KBI modules.</li> <li>0 Bus clock to the KBI modules is disabled.</li> <li>1 Bus clock to the KBI modules is enabled.</li> </ul>                                                                              |  |  |  |  |  |
| 3<br>PRACMP | <ul> <li>ACMP Clock Gate Control — This bit controls the clock gate to both of the PRACMP modules.</li> <li>0 Bus clock to the PRACMP modules is disabled.</li> <li>1 Bus clock to the PRACMP modules is enabled.</li> </ul>                                                                    |  |  |  |  |  |
| 2<br>TOD    | <ul> <li>TOD Clock Gate Control — This bit controls the bus clock gate to the TOD module. Only the bus clock is gated; the clock source of TOD is not controlled by this bit.</li> <li>0 Bus clock to the TOD module is disabled.</li> <li>1 Bus clock to the TOD module is enabled.</li> </ul> |  |  |  |  |  |
| 1<br>SPI2   | <ul> <li>SPI2 Clock Gate Control — This bit controls the clock gate to the SPI2 module.</li> <li>0 Bus clock to the SPI2 module is disabled.</li> <li>1 Bus clock to the SPI2 module is enabled.</li> </ul>                                                                                     |  |  |  |  |  |
| 0<br>SPI1   | <ul> <li>SPI1 Clock Gate Control — This bit controls the clock gate to the SPI1 module.</li> <li>Bus clock to the SPI1 module is disabled.</li> <li>Bus clock to the SPI1 module is enabled.</li> </ul>                                                                                         |  |  |  |  |  |

# 5.7.10 System Clock Gating Control 3 Register (SCGC3)

This high page register contains control bits to enable or disable the bus clock to the CRC, FLSx, TRIAMPx, OPAMPx, and VREF modules. Gating off the clocks to unused peripherals is used to reduce the microcontroller's run and wait currents. See the section on clock gating in the peripheral's chapter introduction for more information.



Figure 5-11. System Clock Gating Control 3 Register (SCGC3)

#### Table 5-13. SCGC3 Register Field Descriptions

| Field        | Description                                                                                                                                                                                                             |  |  |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>VREF    | <ul> <li>VREF Clock Gate Control — This bit controls the clock gate to the VREF module.</li> <li>0 Bus clock to the VREF module is disabled.</li> <li>1 Bus clock to the VREF module is enabled.</li> </ul>             |  |  |  |  |  |
| 6<br>CRC     | C Clock Gate Control — This bit controls the clock gate to the CRC module.<br>Bus clock to the CRC module is disabled.<br>Bus clock to the CRC module is enabled.                                                       |  |  |  |  |  |
| 4<br>FLS1    | <ul> <li>FLS1 Clock Gate Control — This bit controls the clock gate to the FLS1 module.</li> <li>0 Bus clock to the FLS1 module is disabled.</li> <li>1 Bus clock to the FLS1 module is enabled.</li> </ul>             |  |  |  |  |  |
| 3<br>TRIAMP2 | <ul> <li>TRIAMP2 Clock Gate Control — This bit controls the clock gate to the TRIAMP2 module.</li> <li>0 Bus clock to the TRIAMP2 module is disabled.</li> <li>1 Bus clock to the TRIAMP2 module is enabled.</li> </ul> |  |  |  |  |  |
| 2<br>TRIAMP1 | <ul> <li>TRIAMP1 Clock Gate Control — This bit controls the clock gate to the TRIAMP1 module.</li> <li>0 Bus clock to the TRIAMP1 module is disabled.</li> <li>1 Bus clock to the TRIAMP1 module is enabled.</li> </ul> |  |  |  |  |  |
| 1<br>GPOA2   | <ul> <li>GPOA2 Clock Gate Control — This bit controls the clock gate to the GPOA2 module.</li> <li>0 Bus clock to the GPOA2 module is disabled.</li> <li>1 Bus clock to the GPOA2 module is enabled.</li> </ul>         |  |  |  |  |  |
| 0<br>GPOA1   | <ul> <li>GPOA1 Clock Gate Control — This bit controls the clock gate to the GPOA1 module.</li> <li>0 Bus clock to the GPOA1 module is disabled.</li> <li>1 Bus clock to the GPOA1 module is enabled.</li> </ul>         |  |  |  |  |  |

# 5.7.11 System Options 3 Register (SOPT3)

This register contains a bit that controls the pad drive strength for the CMT module.

|        | 7      | 6      | 5      | 4 | 3 | 2 | 1        | 0 |
|--------|--------|--------|--------|---|---|---|----------|---|
| R      | SCIADS |        |        | 0 | 0 | 0 |          |   |
| w      | 3012F3 | 301173 | IICF 3 |   |   |   | SOIT_FAD |   |
| Reset: | 0      | 0      | 0      | 0 | 0 | 0 | 0        | 0 |

Figure 5-12. System Options 3 Register (SOPT3)

Table 5-14. SOPT3 Field Descriptions

| Field         | Description                                                                                                                                                                                                          |  |  |  |  |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>SCI2PS   | <b>SCI2PS</b> — Configures TX2 and RX2 to be on PTE5, PTE6 or PTF2, PTF1, by default this is PTE5, PTE6<br>0 PTE5, PTE6<br>1 PTF2, PTF1                                                                              |  |  |  |  |  |
| 6<br>SCI1PS   | SCI1PS — Configures TX1 and RX1 to be on PTA1, PTA2 or PTD6, PTD7, by default this is PTA1, PTA2<br>0 PTA1, PTA2<br>1 PTD6, ₩D7                                                                                      |  |  |  |  |  |
| 5<br>IICPS    | <b>IICPS</b> — Configures SDA and SCL to be on PTD4, PTD5 or PTF4, PTF3, by default this is PTD4, PTD5<br>0 PTD4, ₱D5<br>1 PTF4, PTF3                                                                                |  |  |  |  |  |
| 1<br>SCI1_PAD | <ul> <li>SCI_PAD pad drive strength — This bit controls the SCI1 TX pad drive strength by connecting two pads together.</li> <li>0 single-pad drive strength</li> <li>1 dual-pads bounding drive strength</li> </ul> |  |  |  |  |  |
| 0<br>CMT_PAD  | <ul> <li>CMT pad drive strength — This bit controls the CMT pad drive strength by connecting two pads together.</li> <li>0 single-pad drive strength</li> <li>1 dual-pads bounding drive strength</li> </ul>         |  |  |  |  |  |

## 5.7.12 System Options 4 Register (SOPT4)

This register contains bits that control the drive strength, slew rate of IRO pin.



Figure 5-13. System Options 4 Register (SOPT4)

| Field       | Description                                                                                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>IROSRE | Output Slew Rate Control Enable for IRO Pin— This bit determines whether output slew rate control is enabled<br>for the output only IRO pin.<br>0 Output slew rate control disabled for IRO pin<br>1 Output slew rate control enabled for IRO pin                       |
| 0<br>IRODSE | <ul> <li>Drive Strength Control Enable for IRO Pin— This bit determines whether high drive strength or low drive strength is enabled for the IRO pin.</li> <li>0 Low Drive strength selected for IRO pin</li> <li>1 High drive strength selected for IRO pin</li> </ul> |

#### Table 5-15. SOPT4 Field Descriptions

## 5.7.13 System Options 5 Register (SOPT5)

### CAUTION

This location is reserved for Freescale internal testing. Do not write any value to this location. Writing a value to this location can affect on-chp LVD performance.

## 5.7.14 SIM Internal Peripheral Select Register (SIMIPS)

The fields in this register control source used for the SCI1 RX pin, as well as modulation choice for the SCI1 TX pin. The various clock sources used for modulation purposes must be enabled/disabled via the appropriate controls elsewhere in the device. See Figure 2-5 for an illustration of these controls in action.

|                     | 7              | 6              | 5 | 4 | 3              | 2              | 1 | 0              |
|---------------------|----------------|----------------|---|---|----------------|----------------|---|----------------|
| R                   |                |                | 0 | 0 | МТО            | A 9 E 1        | 0 |                |
| w                   | ADUTRS         | FA IN          |   |   | MIBASEI        |                |   | WODTXT         |
| POR/LVD:            | 0              | 0              | 0 | 0 | 0              | 0              | 0 | 0              |
| Any Other<br>Reset: | u <sup>1</sup> | u <sup>1</sup> | 0 | 0 | u <sup>1</sup> | u <sup>1</sup> | 0 | u <sup>1</sup> |

Figure 5-14. SIM Internal Peripheral Select Register 1 (SIMIPS)

<sup>1</sup> u = Unaffected

#### Table 5-16. SIMIPS Register Bit Fields

| Field       | Description                                                                                                                                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADCTRS | ADC Trigger Select —         0 ADC ALT trigger is from PDB.         1 ADC ALT trigger is from TOD.                                                                                                                   |
| 6<br>RX1N   | <ul> <li>SCI1 RX Input Pin Select —</li> <li>0 RX1 is fed from the digital input pin (assuming the RX1 is enabled on that pin via the MC registers)</li> <li>1 RX1 is fed from the output of comparator 1</li> </ul> |
| 3-2<br>ITBASE1 | SCI1 TX Modulation Time Base Select —<br>00 TPM 1CH0<br>01 TPM 1CH1<br>10 TPM2CH0<br>11 TPM2CH1                                          |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>MODTX1    | Modulate TX1 —<br>0 Do not modulate the output of SCI1<br>1 Modulate the output of SCI1 with the timebase selected via the MTBASE1 field |

#### Table 5-16. SIMIPS Register Bit Fields

### 5.7.15 Flash Protection Defeat Register (FPROTD)



<sup>1</sup> Back to back writes of 0x55 and 0xAA, set FPDIS. Any other write clears FPDIS.

#### Figure 5-15. Flash Protection Defeat Register (FPROTD)

#### Table 5-17. FPROTD Register Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>FPDIS | <ul> <li>This bit is set when back-to-back writes of 0x55 and 0xAA occur. It is cleared, when back-to-back writes of non-(0x55,0xAA) occur.</li> <li>Indicates that writes to the Flash block protection registers are not allowed.</li> <li>Indicates that writes to the Flash block protection registers are allowed.</li> </ul> |

### 5.7.16 Signature Register (Signature)

The Signature Semaphore spans the entire 8-bit register.



#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

Ν

| Field                     | Description                                                                                                                                                                                                                                |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>Signature<br>[7:0] | <b>Signature Register Bits</b> — The Signature Semaphore is used as the semaphore to jump to bootloader mode (or not) after a regular Reset. This byte only can be cleared by a power-on reset (POR), content retains after regular reset. |

#### Table 5-18. Signature Semaphore Register Field Descriptions

# 5.7.17 System Power Management Status and Control 1 Register (SPMSC1)

This high page register contains status and control bits to support the low-voltage detect function, and to enable the bandgap voltage reference for use by the ADC module. This register should be written during the user's reset initialization program to set the desired controls even if the desired settings are the same as the reset settings.

|        | 7                 | 6      | 5     | 4     | 3     | 2    | 1 | 0    |
|--------|-------------------|--------|-------|-------|-------|------|---|------|
| R      | LVDF <sup>1</sup> | 0      |       |       |       |      | 0 | DODE |
| w      |                   | LVDACK | LVDIE | LVDNE | LVDSE | LVDE |   | DGDE |
| Reset: | 0                 | 0      | 0     | 1     | 1     | 1    | 0 | 0    |

<sup>1</sup> LVWF is set in the case when  $V_{Supply}$  transitions below the trip point or after reset and  $V_{Supply}$  is already below  $V_{LVW}$ .

<sup>2</sup> This bit can be written only one time after reset. Additional writes are ignored.

#### Figure 5-17. System Power Management Status and Control 1 Register (SPMSC1)

#### Table 5-19. SPMSC1 Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LVDF   | <ul> <li>Low-Voltage Detection Flag — The LVDF bit indicates the low-voltage detection status.</li> <li>0 Low-voltage is not detected.</li> <li>1 Low-voltage is detected or was detected.</li> </ul>                                                                                                  |
| 6<br>LVDACK | <b>Low-Voltage Detection Acknowledge</b> — If LVDF = 1, a low-voltage condition has occurred. To acknowledge this low-voltage condition, write 1 to LVDACK, which automatically clears LVDF to 0 if the low-voltage is no longer detected.                                                             |
| 5<br>LVDIE  | <ul> <li>Low-Voltage Detection Interrupt Enable — This bit enables hardware interrupt requests for LVDF.</li> <li>0 Hardware interrupt disabled (use polling).</li> <li>1 Request a hardware interrupt when LVDF = 1.</li> </ul>                                                                       |
| 4<br>LVDRE  | <ul> <li>Low-Voltage Detect Reset Enable — This write-once bit enables LVDF events to generate a hardware reset (provided LVDE = 1).</li> <li>0 LVDF does not generate hardware resets.</li> <li>1 Force an MCU reset when an enabled low-voltage detect event occurs.</li> </ul>                      |
| 3<br>LVDSE  | <ul> <li>Low-Voltage Detect Stop Enable — Provided LVDE = 1, this read/write bit determines whether the low-voltage detect function operates when the MCU is in stop mode.</li> <li>0 Low-voltage detect disabled during stop mode.</li> <li>1 Low-voltage detect enabled during stop mode.</li> </ul> |

| Field     | Description                                                                                                                                                                                                                                         |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2<br>LVDE | <ul> <li>Low-Voltage Detect Enable — This write-once bit enables low-voltage detect logic and qualifies the operation of other bits in this register.</li> <li>0 LVD logic disabled.</li> <li>1 LVD logic enabled.</li> </ul>                       |
| 0<br>BGBE | <ul> <li>Bandgap Buffer Enable — This bit enables an internal buffer for the bandgap voltage reference for use by the ADC module on one of its internal channels.</li> <li>0 Bandgap buffer disabled.</li> <li>1 Bandgap buffer enabled.</li> </ul> |

Table 5-19. SPMSC1 Register Field Descriptions (Continued)

# 5.7.18 System Power Management Status and Control 2 Register (SPMSC2)

This high page register contains status and control bits to configure the low-power run and wait modes as well as configure the stop mode behavior of the microcontroller. See Section 3.6.1, "Low-power Wait Mode (LPWait)," for more information.

SPMSC2 is not reset when exiting from STOP2.



#### Figure 5-18. System Power Management Status and Control 2 Register (SPMSC2)

<sup>1</sup> PPDE is a write-once bit that can be used to permanently disable the PPDC bit.

#### Table 5-20. SPMSC2 Bit Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LPR   | <ul> <li>Low-power Regulator Control. The LPR bit controls entry into the low-power run and low-power wait modes in which the voltage regulator is put into standby. This bit cannot be set if PPDC=1. If PPDC and LPR are set in a single write instruction, only PPDC is actually set. LPR is cleared when an interrupt occurs in low-power mode and the LPWUI bit is 1.</li> <li>0 Low-power run and low-power wait modes are disabled.</li> <li>1 Low-power run and low-power wait modes are requested.</li> </ul> |
| 6<br>LPRS  | <ul> <li>Low-power Regulator Status. This read-only status bit indicates that the voltage regulator has entered into standby for the low-power run or wait mode.</li> <li>0 The voltage regulator is not currently in standby.</li> <li>1 The voltage regulator is currently in standby.</li> </ul>                                                                                                                                                                                                                    |
| 5<br>LPWUI | <ul> <li>Low-power Wake-Up on Interrupt. This bit controls whether or not the voltage regulator exits standby when any active MCU interrupt occurs.</li> <li>The voltage regulator remains in standby on an interrupt.</li> <li>The voltage regulator exits standby on an interrupt. LPR is cleared.</li> </ul>                                                                                                                                                                                                        |
| 4          | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>PPDF   | <ul> <li>Partial Power-Down Flag — This read-only status bit indicates that the microcontroller has recovered from Stop2 mode.</li> <li>0 Microcontroller has not recovered from Stop2 mode.</li> <li>1 Microcontroller recovered from Stop2 mode.</li> </ul>                                                                                                                |
| 2<br>PPDACK | Partial Power-Down Acknowledge — Writing a 1 to PPDACK clears the PPDF bit.                                                                                                                                                                                                                                                                                                  |
| 1<br>PPDE   | <ul> <li>Partial Power-Down Enable. The write-once PPDE bit can be used to lockout the partial power-down feature. This is a write-once bit.</li> <li>0 Partial power-down is not enabled.</li> <li>1 Partial power-down is enabled and controlled via the PPDC bit.</li> </ul>                                                                                              |
| 0<br>PPDC   | <ul> <li>Partial Power-Down Control — The PPDC bit controls which power-down mode is selected. This bit cannot be set if LPR = 1. If PPDC and LPR are set in a single write instruction, only PPDC will actually be set. PPDE must be set in order for PPDC to be set.</li> <li>0 Stop3 low-power mode enabled.</li> <li>1 Stop2 partial power-down mode enabled.</li> </ul> |

#### Table 5-20. SPMSC2 Bit Field Descriptions

1 See the MC9S08MM128 Data Sheet Electrical Characteristics appendix for minimum and maximum values.

# 5.7.19 System Power Management Status and Control 3 Register (SPMSC3)

This register reports the status of the low voltage warning function and is used to select the low voltage detect trip voltage. SPMSC3 is not reset when exiting from stop2.

|                        | 7              | 6      | 5    | 4 | 3 | 2 | 1 | 0 |
|------------------------|----------------|--------|------|---|---|---|---|---|
| R                      | LVWF           | 0      |      |   |   | 0 | 0 | 0 |
| w                      |                | LVWACK | LVDV |   |   |   |   |   |
| POR:                   | 0 <sup>1</sup> | 0      | 0    | 0 | 0 | 0 | 0 | 0 |
| LVR:                   | 0 <sup>1</sup> | 0      | U    | U | 0 | 0 | 0 | 0 |
| Any<br>other<br>reset: | 0 <sup>1</sup> | 0      | U    | U | 0 | 0 | 0 | 0 |

<sup>1</sup> LVWF is set when  $V_{Supply}$  transitions below the trip point or after reset and  $V_{Supply}$  is already below  $V_{LVW}$ .

#### Figure 5-19. System Power Management Status and Control 3 Register (SPMSC3)

#### Table 5-21. SPMSC3 Bit Field Descriptions

| Field       | Description                                                                                                                                                                                            |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LVWF   | <ul> <li>Low-Voltage Warning Flag. The LVWF bit indicates the low voltage warning status.</li> <li>Low voltage warning not present.</li> <li>Low voltage warning is present or was present.</li> </ul> |
| 6<br>LVWACK | Low-Voltage Warning Acknowledge. Writing a 1 to LVWACK clears LVWF if a low voltage warning is not present.                                                                                            |

| Field      | Description                                                                                                                                                                                                                                                                   |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>LVDV  | Low-Voltage Detect Voltage Select. The LVDV bit selects the LVD trip point voltage ( $V_{LVD}$ ).<br>0 Low trip point selected ( $V_{LVD} = V_{LVDL}$ ).<br>1 High trip point selected ( $V_{LVD} = V_{LVDH}$ ).                                                              |
| 4<br>LVWV  | <ul> <li>Low-Voltage Warning Voltage Select. The LVWV bit selects the LVW trip point voltage (V<sub>LVW</sub>).</li> <li>0 Low trip point selected (V<sub>LVW</sub> = V<sub>LVWL</sub>).</li> <li>1 High trip point selected (V<sub>LVW</sub> = V<sub>LVWH</sub>).</li> </ul> |
| 3<br>LVWIE | Low-Voltage Warning Interrupt Enable. This bit enables hardware interrupt requests for LVWF.<br>0 Hardware interrupt disabled (use polling).<br>1 Request a hardware interrupt when LVWF is set.                                                                              |
| 2–0        | Reserved, should be cleared.                                                                                                                                                                                                                                                  |

### Table 5-22. LVD and LVW Trip Point Typical Values<sup>1</sup>

| LVDV:LVWV             | LVW Trip Point           | LVD Trip Point           |
|-----------------------|--------------------------|--------------------------|
| 00                    | V <sub>LVWL</sub> = 2.15 | V <sub>LVDL</sub> = 1.86 |
| 01                    | V <sub>LVWH</sub> = 2.6  |                          |
| 10<br>Not Recommended | V <sub>LVWL</sub> = 2.15 | V <sub>LVDH</sub> = 2.33 |
| 11                    | V <sub>LVWH</sub> = 2.6  |                          |

<sup>1</sup> Note: Data in this table may not be up-to-date. Please refer to the DC Characteristics table in the MC9S08MM128 Data Sheet for the latest values. Chapter 5. Resets, Interrupts, and System Configuration

# Chapter 6 Parallel Input/Output

# 6.1 Introduction

This chapter explains software controls related to parallel input/output (I/O). The MC9S08MM128 has seven I/O ports which include a total of 49 general-purpose I/O pins and one input only and two output only pins. See Chapter 2, "Pins and Connections," for more information about the logic and hardware aspects of these pins.

Not all pins are available on all devices. See Table 2-1 to determine which functions are available for a specific device.

Many of the I/O pins are shared with on-chip peripheral functions, as shown in Table 2-1. The peripheral modules have priority over the I/Os, so when a peripheral is enabled, the I/O functions are disabled.

After reset, the shared peripheral functions are disabled so that the pins are controlled by the parallel I/O. All of the parallel I/O are configured as inputs (PTxDDn = 0). The pin control functions for each pin are configured as follows: slew rate control enabled (PTxSEn = 1), low drive strength selected (PTxDSn = 0), and internal pullups disabled (PTxPEn = 0).

#### NOTE

Not all general-purpose I/O pins are available on all packages. To avoid extra current drain from floating input pins, the user's reset initialization routine in the application program must either enable on-chip pull-up devices or change the direction of unconnected pins to outputs so the pins do not float.

# 6.2 Port Data and Data Direction

Reading and writing of parallel I/O is done through the port data registers. The direction, input or output, is controlled through the port data direction registers. The parallel I/O port function for an individual pin is illustrated in the block diagram below.



Figure 6-1. Parallel I/O Block Diagram

The data direction control bits determine whether the pin output driver is enabled, and they control what is read for port data register reads. Each port pin has a data direction register bit. When PTxDDn = 0, the corresponding pin is an input and reads of PTxD return the pin value. When PTxDDn = 1, the corresponding pin is an output and reads of PTxD return the last value written to the port data register. When a peripheral module or system function is in control of a port pin, the data direction register bit still controls what is returned for reads of the port data register, even though the peripheral system has overriding control of the actual pin direction.

When a shared analog function is enabled for a pin, all digital pin functions are disabled. A read of the port data register returns a value of 0 for any bits which have shared analog functions enabled. In general, whenever a pin is shared with both an alternate digital function and an analog function, the analog function has priority such that if both the digital and analog functions are enabled, the analog function controls the pin.

It is a good programming practice to write to the port data register before changing the direction of a port pin to become an output. This ensures that the pin will not be driven momentarily with an old data value that happened to be in the port data register.

# 6.3 Pin Control

The pin control registers are located in the high page register block of the memory. These registers are used to control pullups, slew rate, and drive strength for the I/O pins. The pin control registers operate independently of the parallel I/O registers.

### 6.3.1 Internal Pull-up Enable

An internal pull-up device can be enabled for each port pin by setting the corresponding bit in one of the pull-up enable registers (PTxPEn). The pull-up device is disabled if the pin is configured as an output by the parallel I/O control logic or any shared peripheral function regardless of the state of the corresponding pull-up enable register bit. The pull-up device is also disabled if the pin is controlled by an analog function.

### 6.3.2 Output Slew Rate Control Enable

Slew rate control can be enabled for each port pin by setting the corresponding bit in one of the slew rate control registers (PTxSEn). When enabled, slew control limits the rate at which an output can transition in order to reduce EMC emissions. Slew rate control has no effect on pins which are configured as inputs.

### 6.3.3 Output Drive Strength Select

An output pin can be selected to have high output drive strength by setting the corresponding bit in one of the drive strength select registers (PTxDSn). When high drive is selected a pin is capable of sourcing and sinking greater current. Even though every I/O pin can be selected as high drive, the user must ensure that the total current source and sink limits for the chip are not exceeded. Drive strength selection is intended to affect the DC behavior of I/O pins. However, the AC behavior is also affected. High drive allows a pin to drive a greater load with the same switching speed as a low drive enabled pin into a smaller load. Because of this the EMC emissions may be affected by enabling pins as high drive.

# 6.4 Pin Behavior in Stop Modes

Depending on the stop mode, I/O functions differently as the result of executing a STOP instruction. An explanation of I/O behavior for the various stop modes follows:

- Stop2 mode is a partial power-down mode, whereby I/O latches are maintained in their state as before the STOP instruction was executed. CPU register status and the state of I/O registers must be saved in RAM before the STOP instruction is executed to place the MCU in stop2 mode. Upon recovery from stop2 mode, before accessing any I/O, the user must examine the state of the PPDF bit in the SPMSC2 register. If the PPDF bit is 0, I/O must be initialized as if a power on reset had occurred. If the PPDF bit is 1, I/O data previously stored in RAM, before the STOP instruction was executed, peripherals may require being initialized and restored to their pre-stop condition. The user must then write a 1 to the PPDACK bit in the SPMSC2 register. Access to I/O is now permitted again in the user's application program.
- In stop3 mode, all I/O is maintained because internal logic circuity stays powered up. Upon recovery, normal I/O function is available to the user.

# 6.5 Parallel I/O and Pin Control Registers

This section provides information about the registers associated with the parallel I/O ports and pin control functions. These parallel I/O registers are located in page zero of the memory map and the pin control registers are located in the high page register section of memory.

#### Chapter 6. Parallel Input/Output

Refer to tables in Chapter 4, "Memory," for the absolute address assignments for all parallel I/O and pin control registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file normally is used to translate these names into the appropriate absolute addresses.

### 6.5.1 Port A I/O Registers (PTAD and PTADD)

Port A parallel I/O function is controlled by the registers listed below.

|        | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| R<br>W | PTAD7 | PTAD6 | PTAD5 | PTAD4 | PTAD3 | PTAD2 | PTAD1 | PTAD0 |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Figure 6-2. Port A Data Register (PTAD)

#### Table 6-1. PTAD Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTAD[7:0] | Port A Data Register Bits — For port A pins that are inputs, reads return the logic level on the pin. For port A pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port A pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTAD to all 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pullups disabled. |

| _      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTADD7 | PTADD6 | PTADD5 | PTADD4 | PTADD3 | PTADD2 | PTADD1 | PTADD0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Figure 6-3. Data Direction for Port A Register (PTADD)

#### Table 6-2. PTADD Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTADD[7:0] | <ul> <li>Data Direction for Port A Bits — These read/write bits control the direction of port A pins and what is read for PTAD reads.</li> <li>0 Input (output driver disabled) and reads return the pin value.</li> </ul> |
|                   | 1 Output driver enabled for port A bit n and PTAD reads return the contents of PTADn.                                                                                                                                      |

# 6.5.2 Port A Pin Control Registers (PTAPE, PTASE, PTADS)

In addition to the I/O control, port A pins are controlled by the registers listed below.



Figure 6-4. Internal Pull-up Enable for Port A (PTAPE)

#### Table 6-3. PTADD Register Field Descriptions

| Field               | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]<br>PTAPE[7:0] | <ul> <li>Internal Pull-up Enable for Port A Bits — Each of these control bits determines if the internal pull-up device is enabled for the associated PTA pin. For port A pins that are configured as outputs, these bits have no effect and the internal pull-up devices are disabled.</li> <li>0 Internal pull-up device disabled for port A bit n.</li> <li>1 Internal pull-up device enabled for port A bit n.</li> </ul> |

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTASE7 | PTASE6 | PTASE5 | PTASE4 | PTASE3 | PTASE2 | PTASE1 | PTASE0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-5. Output Slew Rate Control Enable for Port A (PTASE)

#### Table 6-4. PTASE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTASE[7:0] | <ul> <li>Output Slew Rate Control Enable for Port A Bits — Each of these control bits determine whether output slew rate control is enabled for the associated PTA pin. For port A pins that are configured as inputs, these bits have no effect.</li> <li>O Output slew rate control disabled for port A bit n.</li> <li>Output slew rate control enabled for port A bit n.</li> </ul> |

| _     | 7      | 6       | 5       | 4       | 3        | 2       | 1      | 0       |
|-------|--------|---------|---------|---------|----------|---------|--------|---------|
| R     |        | DTADS6  |         |         |          |         |        |         |
| w     | FIAD37 | F IAD30 | F IAD35 | F IAD34 | F IAD 33 | F IAD32 | FIADST | F IAD30 |
| Reset | 0      | 0       | 0       | 0       | 0        | 0       | 0      | 0       |

Figure 6-6. Output Drive Strength Selection for Port A (PTASE)

#### Table 6-5. PTASE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTADS[7:0] | <ul> <li>Output Drive Strength Selection for Port A Bits — Each of these control bits selects between low and high output drive for the associated PTA pin.</li> <li>0 Low output drive enabled for port A bit n.</li> <li>1 High output drive enabled for port A bit n.</li> </ul> |

### 6.5.2.1 Port A Input Filter Enable Register (PTAIFE)

The Port A pin incorporates an optional input low-pass filter. Set the associated PTAIFE bit during and after reset to enable the filter. To disable the filter, clear the associated PTAIFE bit through software control.



Figure 6-7. Input Filter Enable for Port A Register (PTAIFE)

| Field                  | Description                                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0<br>PTAIFE <i>n</i> | <ul> <li>Input Filter Enable for Port A Bits — Input low-pass filter enable control bits for PTA pins.</li> <li>Input filter disabled.</li> <li>Input filter enabled.</li> </ul> |

### 6.5.3 Port B Registers

Port B is controlled by the following registers.

### 6.5.4 Port B I/O Registers (PTBD and PTBDD)

Port B parallel I/O function is controlled by the registers listed below.

|        | 7     | 6     | 5     | 4     | 3     | 2     | 1                  | 0     |
|--------|-------|-------|-------|-------|-------|-------|--------------------|-------|
| R<br>W | PTBD7 | PTBD6 | PTBD5 | PTBD4 | PTBD3 | PTBD2 | PTBD1 <sup>1</sup> | PTBD0 |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0                  | 0     |

#### Figure 6-8. Port B Data Register (PTBD)

<sup>1</sup> Reads of the PTBD1 bit always return the contents of PTBD1, regardless of the value stored in the PTBDD1 bit.

#### Table 6-7. PTBD Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBD[7:0] | Port B Data Register Bits — For port B pins that are inputs, reads return the logic level on the pin. For port B pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port B pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTBD to all 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pullups disabled. |



#### Figure 6-9. Data Direction for Port B (PTBDD)

<sup>1</sup> PTBDD1 has no effect on the output-only PTB1 pin.

#### Table 6-8. PTBDD Register Field Descriptions

| Field             | Description                                                                                                                                                                     |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBDD[7:0] | <b>Data Direction for Port B Bits</b> — These read/write bits control the direction of port B pins and what is read for PTBD reads.                                             |
|                   | <ol> <li>Input (output driver disabled) and reads return the pin value.</li> <li>Output driver enabled for port B bit n and PTBD reads return the contents of PTBDn.</li> </ol> |

### 6.5.5 Port B Pin Control Registers (PTBPE, PTBSE, PTBDS)

In addition to the I/O control, port B pins are controlled by the registers listed below.

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1                   | 0      |
|--------|--------|--------|--------|--------|--------|--------|---------------------|--------|
| R<br>W | PTBPE7 | PTBPE6 | PTBPE5 | PTBPE4 | PTBPE3 | PTBPE2 | PTBPE1 <sup>1</sup> | PTBPE0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0                   | 0      |

Figure 6-10. Internal Pull-up Enable for Port B (PTBPE)

<sup>1</sup> PTBPE1 has no effect on the output-only PTB1 pin.

#### Table 6-9. PTBPE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBPE[7:0] | <ul> <li>Internal Pull-up Enable for Port B Bits — Each of these control bits determines if the internal pull-up device is enabled for the associated PTB pin. For port B pins that are configured as outputs, these bits have no effect and the internal pull-up devices are disabled.</li> <li>0 Internal pull-up device disabled for port B bit n.</li> <li>1 Internal pull-up device enabled for port B bit n.</li> </ul> |

#### Chapter 6. Parallel Input/Output

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTBSE7 | PTBSE6 | PTBSE5 | PTBSE4 | PTBSE3 | PTBSE2 | PTBSE1 | PTBSE0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-11. Output Slew Rate Control Enable (PTBSE)

#### Table 6-10. PTBSE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBSE[7:0] | <ul> <li>Output Slew Rate Control Enable for Port B Bits — Each of these control bits determine whether output slew rate control is enabled for the associated PTB pin. For port B pins that are configured as inputs, these bits have no effect.</li> <li>O Output slew rate control disabled for port B bit n.</li> <li>1 Output slew rate control enabled for port B bit n.</li> </ul> |

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTBDS7 | PTBDS6 | PTBDS5 | PTBDS4 | PTBDS3 | PTBDS2 | PTBDS1 | PTBDS0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Figure 6-12. Output Drive Strength Selection for Port B (PTBDS)

#### Table 6-11. PTBDS Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTBDS[7:0] | <ul> <li>Output Drive Strength Selection for Port B Bits — Each of these control bits selects between low and high output drive for the associated PTB pin.</li> <li>0 Low output drive enabled for port B bit n.</li> <li>1 High output drive enabled for port B bit n.</li> </ul> |

### 6.5.5.1 Port B Input Filter Enable Register (PTBIFE)

The Port B pin incorporates an optional input low-pass filter. Set the associated PTBIFE bit during and after reset to enable the filter. To disable the filter, clear the associated PTBIFE bit through software control.



Figure 6-13. Input Filter Enable for Port B Register (PTBIFE)

| Field                  | Description                                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0<br>PTBIFE <i>n</i> | <ul> <li>Input Filter Enable for Port B Bits — Input low-pass filter enable control bits for PTB pins.</li> <li>Input filter disabled.</li> <li>Input filter enabled.</li> </ul> |

### 6.5.6 Port C Registers

Port C is controlled by the following registers.

### 6.5.7 Port C I/O Registers (PTCD and PTCDD)

Port C parallel I/O function is controlled by the registers listed below.

|        | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| R<br>W | PTCD7 | PTCD6 | PTCD5 | PTCD4 | PTCD3 | PTCD2 | PTCD1 | PTCD0 |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

#### Figure 6-14. Port C Data Register (PTCD)

#### Table 6-13. PTCD Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTCD[7:0] | Port C Data Register Bits — For port C pins that are inputs, reads return the logic level on the pin. For port C pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port C pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTCD to al 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pullups disabled. |

| _      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTCDD7 | PTCDD6 | PTCDD5 | PTCDD4 | PTCDD3 | PTCDD2 | PTCDD1 | PTCDD0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-15. Data Direction for Port C (PTCDD)

#### Table 6-14. PTCDD Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                               |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTCDD[7:0] | <ul> <li>Data Direction for Port C Bits — These read/write bits control the direction of port C pins and what is read for PTCD reads.</li> <li>0 Input (output driver disabled) and reads return the pin value.</li> <li>1 Output driver enabled for port C bit n and PTCD reads return the contents of PTCDn.</li> </ul> |

# 6.5.8 Port C Pin Control Registers (PTCPE, PTCSE, PTCDS)

In addition to the I/O control, port C pins are controlled by the registers listed below.



Figure 6-16. Internal Pull-up Enable for Port C (PTCPE)

#### Table 6-15. PTCPE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTCPE[7:0] | <ul> <li>Internal Pull-up Enable for Port C Bits — Each of these control bits determines if the internal pull-up device is enabled for the associated PTC pin. For port C pins that are configured as outputs, these bits have no effect and the internal pull-up devices are disabled.</li> <li>0 Internal pull-up device disabled for port C bit n.</li> <li>1 Internal pull-up device enabled for port C bit n.</li> </ul> |

| _      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTCSE7 | PTCSE6 | PTCSE5 | PTCSE4 | PTCSE3 | PTCSE2 | PTCSE1 | PTCSE0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Figure 6-17. Output Slew Rate Control Enable for Port C (PTCSE)

#### Table 6-16. PTCSE Register Field Descriptions

| Field      | Description                                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------|
| 7:0        | Output Slew Rate Control Enable for Port C Bits — Each of these control bits determine whether output slew         |
| PTCSE[7:0] | rate control is enabled for the associated PTC pin. For port C pins that are configured as inputs, these bits have |
|            | no effect.                                                                                                         |
|            | 0 Output slew rate control disabled for port C bit n.                                                              |
|            | 1 Output slew rate control enabled for port C bit n.                                                               |

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTCDS7 | PTCDS6 | PTCDS5 | PTCDS4 | PTCDS3 | PTCDS2 | PTCDS1 | PTCDS0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-18. Output Drive Strength Selection for Port C (PTCDS)

#### Table 6-17. PTCDS Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTCDS[7:0] | <ul> <li>Output Drive Strength Selection for Port C Bits — Each of these control bits selects between low and high output drive for the associated PTC pin.</li> <li>0 Low output drive enabled for port C bit n.</li> <li>1 High output drive enabled for port C bit n.</li> </ul> |

### 6.5.8.1 Port C Input Filter Enable Register (PTCIFE)

The Port C pin incorporates an optional input low-pass filter. Set the associated PTCIFE bit during and after reset to enable the filter. To disable the filter, clear the associated PTCIFE bit through software control.

| _      | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
| R<br>W | PTCIFE7 | PTCIFE6 | PTCIFE5 | PTCIFE4 | PTCIFE3 | PTCIFE2 | PTCIFE1 | PTCIFE0 |
| Reset: | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       |

#### Figure 6-19. Input Filter Enable for Port C Register (PTCIFE)

#### Table 6-18. PTCIFE Register Field Descriptions

| Field                  | Description                                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0<br>PTCIFE <i>n</i> | <ul> <li>Input Filter Enable for Port C Bits — Input low-pass filter enable control bits for PTC pins.</li> <li>Input filter disabled.</li> <li>Input filter enabled.</li> </ul> |

### 6.5.9 Port D Registers

Port D is controlled by the following registers.

PTD0 is an output only pin, so the control bits for input functions have no effect on this pin.

### 6.5.10 Port D I/O Registers (PTDD and PTDDD)

Port D parallel I/O function is controlled by the registers listed below.

#### Chapter 6. Parallel Input/Output

|        | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0                  |
|--------|-------|-------|-------|-------|-------|-------|-------|--------------------|
| R<br>W | PTDD7 | PTDD6 | PTDD5 | PTDD4 | PTDD3 | PTDD2 | PTDD1 | PTDD0 <sup>1</sup> |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0                  |

#### Figure 6-20. Port D Data Register (PTDD)

<sup>1</sup> Reads of bit PTDD0 always return the contents of PTDD0 regardless of the value stored in the PTDDD0 bit.

#### Table 6-19. PTDD Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1<br>PTDD[7:1] | Port D Data Register Bits — For port D pins that are inputs, reads return the logic level on the pin. For port D pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port D pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTDD to al 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pullups disabled. |

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0                   |
|--------|--------|--------|--------|--------|--------|--------|--------|---------------------|
| R<br>W | PTDDD7 | PTDDD6 | PTDDD5 | PTDDD4 | PTDDD3 | PTDDD2 | PTDDD1 | PTDDD0 <sup>1</sup> |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1                   |

#### Figure 6-21. Data Direction for Port D (PTDDD)

<sup>1</sup> PTDDD0 has no effect on the output-only PTD0 pin.

#### Table 6-20. PTDDD Register Field Descriptions

| Field             | Description                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTDDD[7:0] | <b>Data Direction for Port D Bits</b> — These read/write bits control the direction of port D pins and what is read for PTDD reads.                                                 |
|                   | <ul> <li>0 Input (output driver disabled) and reads return the pin value.</li> <li>1 Output driver enabled for port D bit n and PTDD reads return the contents of PTDDn.</li> </ul> |

# 6.5.11 Port D Pin Control Registers (PTDPE, PTDSE, PTDDS)

In addition to the I/O control, port D pins are controlled by the registers listed below.



#### Figure 6-22. Internal Pull-up Enable for Port D (PTDPE)

<sup>1</sup> PTDPE0 has no effect on the output-only PTD0 pin.

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTDPE[7:0] | <ul> <li>Internal Pull-up Enable for Port D Bits — Each of these control bits determines if the internal pull-up device is enabled for the associated PTD pin. For port D pins that are configured as outputs, these bits have no effect and the internal pull-up devices are disabled.</li> <li>0 Internal pull-up device disabled for port D bit n.</li> <li>1 Internal pull-up device enabled for port D bit n.</li> </ul> |

|       | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| R     | DTDSE7 | DTDSE6 | DTDQES |        |        | DTDSE2 |        | DTDGEO |
| w     | FIDSE  | FIDSED | FIDSES | FIDSE4 | FIDSES | FIDSE2 | FIDSEI | FIDSED |
| Reset | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

### Figure 6-23. Output Slew Rate Control Enable for Port D (PTDSE)

#### Table 6-22. PTDSE Register Field Descriptions

| Field      | Description                                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------|
| 7:0        | Output Slew Rate Control Enable for Port D Bits — Each of these control bits determine whether output slew         |
| PTDSE[7:0] | rate control is enabled for the associated PTD pin. For port D pins that are configured as inputs, these bits have |
|            | no effect.                                                                                                         |
|            | 0 Output slew rate control disabled for port D bit n.                                                              |
|            | 1 Output slew rate control enabled for port D bit n.                                                               |

Chapter 6. Parallel Input/Output

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTDDS7 | PTDDS6 | PTDDS5 | PTDDS4 | PTDDS3 | PTDDS2 | PTDDS1 | PTDDS0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-24. Output Drive Strength Selection for Port D (PTDDS)

Table 6-23. PTDDS Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTDDS[7:0] | <ul> <li>Output Drive Strength Selection for Port D Bits — Each of these control bits selects between low and high output drive for the associated PTD pin.</li> <li>0 Low output drive enabled for port D bit n.</li> <li>1 High output drive enabled for port D bit n.</li> </ul> |

### 6.5.11.1 Port D Input Filter Enable Register (PTDIFE)

The Port D pin incorporates an optional input low-pass filter. Set the associated PTDIFE bit during and after reset to enable the filter. To disable the filter, clear the associated PTDIFE bit through software control.

| _      | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
| R<br>W | PTDIFE7 | PTDIFE6 | PTDIFE5 | PTDIFE4 | PTDIFE3 | PTDIFE2 | PTDIFE1 | PTDIFE0 |
| Reset: | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       |

Figure 6-25. Input Filter Enable for Port D Register (PTDIFE)

#### Table 6-24. PTDIFE Register Field Descriptions

| Field                  | Description                                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0<br>PTDIFE <i>n</i> | <ul> <li>Input Filter Enable for Port D Bits — Input low-pass filter enable control bits for PTD pins.</li> <li>Input filter disabled.</li> <li>Input filter enabled.</li> </ul> |

### 6.5.12 Port E Registers

Port E is controlled by the following registers.

PTE4 is an input only pin. The control bits for input functions do not have an effect on this pin.

### 6.5.13 Port E I/O Registers (PTED and PTEDD)

Port E parallel I/O function is controlled by the registers listed below.



Figure 6-26. Port E Data Register (PTED)

<sup>1</sup> Reads of bit PTED4 always return the pin value.

| Table 6-25. | PTED Register | Field Descriptions |
|-------------|---------------|--------------------|
|-------------|---------------|--------------------|

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTED[7:0] | Port E Data Register Bits — For port E pins that are inputs, reads return the logic level on the pin. For port E pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port E pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTED to all 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pullups disabled. |

| _      | 7      | 6      | 5      | 4 | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|---|--------|--------|--------|--------|
| R<br>W | PTEDD7 | PTEDD6 | PTEDD5 | 0 | PTEDD3 | PTEDD2 | PTEDD1 | PTEDD0 |
| Reset  | 0      | 0      | 0      | 0 | 0      | 0      | 0      | 0      |

#### Figure 6-27. Data Direction for Port E (PTEDD)

#### Table 6-26. PTEDD Register Field Descriptions

| Field             | Description                                                                                                                                                                     |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTEDD[7:0] | <b>Data Direction for Port E Bits</b> — These read/write bits control the direction of port E pins and what is read for PTED reads.                                             |
|                   | <ol> <li>Input (output driver disabled) and reads return the pin value.</li> <li>Output driver enabled for port E bit n and PTED reads return the contents of PTEDn.</li> </ol> |

### 6.5.14 Port E Pin Control Registers (PTEPE, PTESE, PTEDS)

In addition to the I/O control, port E pins are controlled by the registers listed below.

#### Chapter 6. Parallel Input/Output

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTEPE7 | PTEPE6 | PTEPE5 | PTEPE4 | PTEPE3 | PTEPE2 | PTEPE1 | PTEPE0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-28. Internal Pull-up Enable for Port E (PTEPE)

#### Table 6-27. PTEPE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTEPE[7:0] | <ul> <li>Internal Pull-up Enable for Port E Bits— Each of these control bits determines if the internal pull-up device is enabled for the associated PTE pin. For port E pins that are configured as outputs, these bits have no effect and the internal pull-up devices are disabled.</li> <li>0 Internal pull-up device disabled for port E bit n.</li> <li>1 Internal pull-up device enabled for port E bit n.</li> </ul> |

|        | 7      | 6      | 5      | 4                   | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|---------------------|--------|--------|--------|--------|
| R<br>W | PTESE7 | PTESE6 | PTESE5 | PTESE4 <sup>1</sup> | PTESE3 | PTESE2 | PTESE1 | PTESE0 |
| Reset  | 0      | 0      | 0      | 0                   | 0      | 0      | 0      | 0      |

Figure 6-29. Output Slew Rate Control Enable for Port E (PTESE)

<sup>1</sup> PTESE4 has no effect on the PTE4 pin.

#### Table 6-28. PTESE Register Field Descriptions

| Field      | Description                                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------|
| 7:0        | Output Slew Rate Control Enable for Port E Bits — Each of these control bits determine whether output slew         |
| PTESE[7:0] | rate control is enabled for the associated PTE pin. For port E pins that are configured as inputs, these bits have |
|            | no effect.                                                                                                         |
|            | 0 Output slew rate control disabled for port E bit n.                                                              |
|            | 1 Output slew rate control enabled for port E bit n.                                                               |



#### Figure 6-30. Output Drive Strength Selection for Port E (PTEDS)

<sup>1</sup> PTEDS4 has no effect on th PTE4 pin.

| Table 6-29. | PTEDS | Register | Field | Descriptions |
|-------------|-------|----------|-------|--------------|
|-------------|-------|----------|-------|--------------|

| Field             | Description                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTEDS[7:0] | <ul> <li>Output Drive Strength Selection for Port E Bits — Each of these control bits selects between low and high output drive for the associated PTE pin.</li> <li>0 Low output drive enabled for port E bit n.</li> <li>1 High output drive enabled for port E bit n.</li> </ul> |

### 6.5.14.1 Port E Input Filter Enable Register (PTEIFE)

The Port E pin incorporates an optional input low-pass filter. Set the associated PTEIFE bit during and after reset to enable the filter. To disable the filter, clear the associated PTEIFE bit through software control.



Figure 6-31. Input Filter Enable for Port E Register (PTEIFE)

#### Table 6-30. PTEIFE Register Field Descriptions

| Field                  | Description                                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0<br>PTEIFE <i>n</i> | <ul> <li>Input Filter Enable for Port E Bits — Input low-pass filter enable control bits for PTE pins.</li> <li>Input filter disabled.</li> <li>Input filter enabled.</li> </ul> |

### 6.5.15 Port F Registers

Port F is controlled by the following registers.

### 6.5.16 Port F I/O Registers (PTFD and PTFDD)

Port F parallel I/O function is controlled by the registers listed below.

Chapter 6. Parallel Input/Output



Figure 6-32. Port F Data Register (PTFD)

Table 6-31. PTFD Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTFD[7:0] | <b>Port F Data Register Bits</b> — For port F pins that are inputs, reads return the logic level on the pin. For port F pins, that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port F pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTFD to all0s, but these 0s are not driven out the corresponding pins because reset also corfigures all port pins as high-impedance inputs with pullups disabled. |

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTFDD7 | PTFDD6 | PTFDD5 | PTFDD4 | PTFDD3 | PTFDD2 | PTFDD1 | PTFDD0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-33. Data Direction for Port F (PTFDD)

#### Table 6-32. PTFDD Register Field Descriptions

| Field             | Description                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTFDD[7:0] | <b>Data Direction for Port F Bits</b> — These read/write bits control the direction of port F pins and what is read for PTFD reads.                                                 |
|                   | <ul> <li>0 Input (output driver disabled) and reads return the pin value.</li> <li>1 Output driver enabled for port F bit n and PTFD reads return the contents of PTFDn.</li> </ul> |

# 6.5.17 Port F Pin Control Registers (PTFPE, PTFSE, PTFDS)

In addition to the I/O control, port F pins are controlled by the registers listed below.

| _      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTFPE7 | PTFPE6 | PTFPE5 | PTFPE4 | PTFPE3 | PTFPE2 | PTFPE1 | PTFPE0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-34. Internal Pull-up Enable for Port F (PTFPE)

#### Table 6-33. PTFPE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTFPE[7:0] | <ul> <li>Internal Pull-up Enable for Port F Bits — Each of these control bits determines if the internal pull-up device is enabled for the associated PTF pin. For port F pins that are configured as outputs, these bits have no effect and the internal pull-up devices are disabled.</li> <li>0 Internal pull-up device disabled for port F bit n.</li> <li>1 Internal pull-up device enabled for port F bit n.</li> </ul> |

|        | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| R<br>W | PTFSE7 | PTFSE6 | PTFSE5 | PTFSE4 | PTFSE3 | PTFSE2 | PTFSE1 | PTFSE0 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-35. Output Slew Rate Control Enable for Port F (PTFSE)

#### Table 6-34. PTFSE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTFSE[7:0] | <ul> <li>Output Slew Rate Control Enable for Port F Bits — Each of these control bits determine whether output slew rate control is enabled for the associated PTF pin. For port F pins that are configured as inputs, these bits have no effect.</li> <li>O Output slew rate control disabled for port F bit n.</li> <li>Output slew rate control enabled for port F bit n.</li> </ul> |

| _     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| R     |        | DTEDOO | DTEDOF |        | DTEDOO | DTEDCO |        | DTEDCO |
| w     | PIFD57 | PIFDS6 | PIFDS5 | PTFD54 | PTFD53 | PTFD52 | PIFDSI | PTFDS0 |
| Reset | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

#### Figure 6-36. Output Drive Strength Selection for Port F (PTFDS)

#### Table 6-35. PTFDS Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTFDS[7:0] | <ul> <li>Output Drive Strength Selection for Port F Bits — Each of these control bits selects between low and high output drive for the associated PTF pin.</li> <li>0 Low output drive enabled for port F bit n.</li> <li>1 High output drive enabled for port F bit n.</li> </ul> |

### 6.5.17.1 Port F Input Filter Enable Register (PTFIFE)

The Port F pin incorporates an optional input low-pass filter. Set the associated PTFIFE bit during and after reset to enable the filter. To disable the filter, clear the associated PTFIFE bit through software control.



Figure 6-37. Input Filter Enable for Port F Register (PTFIFE)

| Table 6-36 | . PTFIFE | Register | Field | Descriptions |
|------------|----------|----------|-------|--------------|
|------------|----------|----------|-------|--------------|

| Field                  | Description                                                                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0<br>PTFIFE <i>n</i> | <ul> <li>Input Filter Enable for Port F Bits — Input low-pass filter enable control bits for PTF pins.</li> <li>Input filter disabled.</li> <li>Input filter enabled.</li> </ul> |

### 6.5.18 Port G Registers

Port G is controlled by the following registers.

## 6.5.19 Port G I/O Registers (PTGD and PTGDD)

Port G parallel I/O function is controlled by the registers listed below.



Figure 6-38. Port G Data Register (PTGD)

| Table 6-37. | PTGD | Register | Field | Descriptions |
|-------------|------|----------|-------|--------------|
|-------------|------|----------|-------|--------------|

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0<br>PTGD[1:0] | Port G Data Register Bits — For port G pins that are inputs, reads return the logic level on the pin. For port G pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port G pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTGD to all 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pullups disabled. |



#### Figure 6-39. Data Direction for Port G (PTGDD)

#### Table 6-38. PTGDD Register Field Descriptions

| Field      | Description                                                                                                      |
|------------|------------------------------------------------------------------------------------------------------------------|
| 1:0        | Data Direction for Port G Bits — These read/write bits control the direction of port G pins and what is read for |
| PTGDD[1:0] | PTGD reads.                                                                                                      |
|            | 0 Input (output driver disabled) and reads return the pin value.                                                 |
|            | 1 Output driver enabled for port G bit n and PTGD reads return the contents of PTGDn.                            |

## 6.5.20 Port G Pin Control Registers (PTGPE, PTGSE, PTGDS)

In addition to the I/O control, port G pins are controlled by the registers listed below.



Figure 6-40. Internal Pull-up Enable for Port G Bits (PTGPE)

#### Table 6-39. PTGPE Register Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0<br>PTGPEn | <ul> <li>Internal Pull-up Enable for Port G Bits — Each of these control bits determines if the internal pull-up device is enabled for the associated PTG pin. For port G pins that are configured as outputs, these bits have no effect and the internal pull-up devices are disabled.</li> <li>0 Internal pull-up device disabled for port G bit n.</li> <li>1 Internal pull-up device enabled for port G bit n.</li> </ul> |

Chapter 6. Parallel Input/Output

W

Reset

0

0



Figure 6-41. Output Slew Rate Control Enable for Port G Bits (PTGSE)

Table 6-40. PTGSE Register Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                              |   |   |   |   |   |        |        |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|--------|--------|
| 5:0<br>PTGSEn | <ul> <li>Output Slew Rate Control Enable for Port G Bits— Each of these control bits determine whether output slew rate control is enabled for the associated PTG pin. For port G pins that are configured as inputs, these bits have no effect.</li> <li>O Output slew rate control disabled for port G bit n.</li> <li>1 Output slew rate control enabled for port G bit n.</li> </ul> |   |   |   |   |   |        |        |
|               | 7                                                                                                                                                                                                                                                                                                                                                                                        | 6 | 5 | 4 | 3 | 2 | 1      | 0      |
| R             |                                                                                                                                                                                                                                                                                                                                                                                          |   |   |   |   |   | PTGDS1 | PTGDS0 |

Figure 6-42. Output Drive Strength Selection for Port G (PTGDS)

0

0

0

0

0

Table 6-41. PTGDS Register Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0<br>PTGDSn | <ul> <li>Output Drive Strength Selection for Port G Bits — Each of these control bits selects between low and high output drive for the associated PTG pin.</li> <li>0 Low output drive enabled for port G bit n.</li> <li>1 High output drive enabled for port G bit n.</li> </ul> |

### 6.5.20.1 Port G Input Filter Enable Register (PTGIFE)

0

The Port G pin incorporates an optional input low-pass filter. Set the associated PTGIFE bit during and after reset to enable the filter. To disable the filter, clear the associated PTGIFE bit through software control.



Figure 6-43. Input Filter Enable for Port G Register (PTGIFE)

# Chapter 7 Keyboard Interrupt

# 7.1 Introduction

### 7.1.1 Features

The KBI features include:

- Up to eight keyboard interrupt pins with individual pin enable bits.
- Each keyboard interrupt pin is programmable as falling edge (or rising edge) only, or both falling edge and low level (or both rising edge and high level) interrupt sensitivity.
- One software enabled keyboard interrupt.
- Exit from low-power modes.

### 7.1.2 Modes of Operation

This section defines the KBI operation in wait, stop, and background debug modes.

### 7.1.2.1 KBI in Wait Mode

The KBI continues to operate in wait mode if enabled before executing the WAIT instruction. Therefore, an enabled KBI pin (KBPEx = 1) can be used to bring the MCU out of wait mode if the KBI interrupt is enabled (KBIE = 1).

### 7.1.2.2 KBI in Stop Modes

The KBI operates asynchronously in stop3 mode if enabled before executing the STOP instruction. Therefore, an enabled KBI pin (KBPEx = 1) can be used to bring the MCU out of stop3 mode if the KBI interrupt is enabled (KBIE = 1).

During stop2 mode, the KBI is disabled. In some systems, the pins associated with the KBI may be sources of wakeup from stop2, see the stop modes section in the Modes of Operation chapter. Upon wake-up from stop2 mode, the KBI module is in the reset state.

### 7.1.2.3 KBI in Active Background Mode

When the microcontroller is in active background mode, the KBI continues to operate normally.

# 7.1.3 Block Diagram

The block diagram for the keyboard interrupt module is shown Figure 7-1.



Figure 7-1. KBI Block Diagram

# 7.2 External Signal Description

The KBI input pins can be used to detect either falling edges, or both falling edge and low-level interrupt requests. The KBI input pins can also be used to detect either rising edges, or both rising edge and high-level interrupt requests.

The signal properties of KBI are shown in Table 7-1.

Table 7-1. Signal Properties

| Signal | Function                | I/O |
|--------|-------------------------|-----|
| KBlxPn | Keyboard interrupt pins | I   |

# 7.3 Register Definition

The KBI includes three registers:

- An 8-bit, pin status and control register.
- An 8-bit, pin enable register.
- An 8-bit, edge select register.

Refer to the direct-page register summary in the Memory chapter for the absolute address assignments for all KBI registers. This section refers to registers and control bits only by their names.

### NOTE

Some MCUs may have more than one KBI, so register names include placeholder characters (KBIx) to identify which KBI is being referenced.

# 7.3.1 KBIx Status and Control Register (KBIxSC)

KBIxSC contains the status flag and control bits, which are used to configure the KBI.



#### Figure 7-2. KBIx Status and Control Register

#### Table 7-2. KBIxSC Register Field Descriptions

| Field      | Description                                                                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4        | Unused register bits, always read 0.                                                                                                                                                                                               |
| 3<br>KBF   | <ul> <li>Keyboard Interrupt Flag — KBF indicates when a keyboard interrupt is detected. Writes have no effect on KBF.</li> <li>No keyboard interrupt detected.</li> <li>Keyboard interrupt detected.</li> </ul>                    |
| 2<br>KBACK | <b>Keyboard Acknowledge</b> — Writing a 1 to KBACK is part of the flag clearing mechanism. KBACK always reads as 0.                                                                                                                |
| 1<br>KBIE  | <ul> <li>Keyboard Interrupt Enable — KBIE determines whether a keyboard interrupt is requested.</li> <li>Keyboard interrupt request not enabled.</li> <li>Keyboard interrupt request enabled.</li> </ul>                           |
| 0<br>KBMOD | <ul> <li>Keyboard Detection Mode — KBMOD (along with the KBEDG bits) controls the detection mode of the keyboard interrupt pins.</li> <li>Keyboard detects edges only.</li> <li>Keyboard detects both edges and levels.</li> </ul> |

### 7.3.2 KBIx Pin Enable Register (KBIxPE)

KBIxPE contains the pin enable control bits.



#### Figure 7-3. KBIx Pin Enable Register

#### Table 7-3. KBIxPE Register Field Descriptions

| Field         | Description                                                                                                                                                                                                         |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>KBIPEn | <ul> <li>Keyboard Pin Enables — Each of the KBIPEn bits enable the corresponding keyboard interrupt pin.</li> <li>0 Pin not enabled as keyboard interrupt.</li> <li>1 Pin enabled as keyboard interrupt.</li> </ul> |

### 7.3.3 KBIx Edge Select Register (KBIxES)

KBIxES contains the edge select control bits.



Figure 7-4. KBIx Edge Select Register

Table 7-4. KBIxES Register Field Descriptions

| Field         | Description                                                                                                                                                                                                                            |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>KBEDGn | <ul> <li>Keyboard Edge Selects — Each of the KBEDGn bits selects the falling edge/low-level or rising edge/high-level function of the corresponding pin).</li> <li>Falling edge/low level.</li> <li>Rising edge/high level.</li> </ul> |

# 7.4 Functional Description

This on-chip peripheral module is called a keyboard interrupt (KBI) module because originally it was designed to simplify the connection and use of row-column matrices of keyboard switches. However, these inputs are also useful as extra external interrupt inputs and as an external means of waking the MCU from stop or wait low-power modes.

The KBI module allows up to eight pins to act as additional interrupt sources. Writing to the KBIPEn bits in the keyboard interrupt pin enable register (KBIxPE) independently enables or disables each KBI pin. Each KBI pin can be configured as edge sensitive or edge and level sensitive based on the KBMOD bit in the keyboard interrupt status and control register (KBIxSC). Edge sensitive can be software programmed to be either falling or rising; the level can be either low or high. The polarity of the edge or edge and level sensitivity is selected using the KBEDGn bits in the keyboard interrupt edge select register (KBIxES).

### 7.4.1 Edge Only Sensitivity

Synchronous logic is used to detect edges. Prior to detecting an edge, enabled keyboard inputs must be at the deasserted logic level. A falling edge is detected when an enabled keyboard input signal is seen as a logic 1 (the deasserted level) during one bus cycle and then a logic 0 (the asserted level) during the next cycle. A rising edge is detected when the input signal is seen as a logic 0 during one bus cycle and then a logic 0 during one bus cycle and then a logic 1 during the next cycle.

A valid edge on an enabled KBI pin sets KBF in KBIxSC. If KBIE in KBIxSC is set, an interrupt request is presented to the CPU. To clear KBF, write a 1 to KBACK in KBIxSC.

### 7.4.2 Edge and Level Sensitivity

A valid edge or level on an enabled KBI pin sets KBF in KBIxSC. If KBIE in KBIxSC is set, an interrupt request is presented to the CPU. Clearing of KBF is accomplished by writing a 1 to KBACK in KBIxSC provided all enabled keyboard inputs are at their deasserted levels. KBF remains set if any enabled KBI pin is asserted while writing a 1 to KBACK.

# 7.4.3 KBI Pullup/Pulldown Resistors

The KBI pins can be configured to use an internal pullup/pulldown resistor using the associated I/O port pullup enable register. If an internal resistor is enabled, the KBIxES register is used to select whether the resistor is a pullup (KBEDGn = 0) or a pulldown (KBEDGn = 1).

# 7.4.4 KBI Initialization

When a keyboard interrupt pin is first enabled it is possible to get a false keyboard interrupt flag. To prevent a false interrupt request during keyboard initialization, do the following:

- 1. Clear KBIE in KBIxSC to mask keyboard interrupts.
- 2. Set the appropriate KBEDGn bits in KBIxES to enable the KBI polarity.
- 3. If using internal pullup/pulldown device, configure the associated pullup enable bits in PTxPE.
- 4. Set the appropriate KBIPEn bits in KBIxPE to enable the KBI pins.
- 5. Write to KBACK in KBIxSC to clear any false interrupts.
- 6. Set KBIE in KBIxSC to enable interrupts.

#### Chapter 7. Keyboard Interrupt

# Chapter 8 Central Processor Unit (S08CPUV5)

# 8.1 Introduction

This section provides summary information about the registers, addressing modes, and instruction set of the CPU of the HCS08 Family. For a more detailed discussion, refer to the *HCS08 Family Reference Manual, volume 1,* Freescale Semiconductor document order number HCS08RMV1/D.

The HCS08 CPU is fully source- and object-code-compatible with the M68HC08 CPU. Several instructions and enhanced addressing modes were added to improve C compiler efficiency and to support a new background debug system which replaces the monitor mode of earlier M68HC08 microcontrollers (MCU).

### 8.1.1 Features

Features of the HCS08 CPU include:

- Object code fully upward-compatible with M68HC05 and M68HC08 Families
- All registers and memory are mapped to a single 64-Kbyte address space
- 16-bit stack pointer (any size stack anywhere in 64-KB CPU address space)
- 16-bit index register (H:X) with powerful indexed addressing modes
- 8-bit accumulator (A)
- Many instructions treat X as a second general-purpose 8-bit register
- Seven addressing modes:
  - Inherent Operands in internal registers
  - Relative 8-bit signed offset to branch destination
  - Immediate Operand in next object code byte(s)
  - Direct Operand in memory at 0x0000–0x00FF
  - Extended Operand anywhere in 64-Kbyte address space
  - Indexed relative to H:X Five submodes including auto increment
  - Indexed relative to SP Improves C efficiency dramatically
- Memory-to-memory data move instructions with four address mode combinations
- Overflow, half-carry, negative, zero, and carry condition codes support conditional branching on the results of signed, unsigned, and binary-coded decimal (BCD) operations
- Efficient bit manipulation instructions
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- STOP and WAIT instructions to invoke low-power operating modes

Chapter 8. Central Processor Unit (S08CPUV5)

# 8.2 Programmer's Model and CPU Registers

Figure 8-1 shows the five CPU registers. CPU registers are not part of the memory map.



Figure 8-1. CPU Registers

### 8.2.1 Accumulator (A)

The A accumulator is a general-purpose 8-bit register. One operand input to the arithmetic logic unit (ALU) is connected to the accumulator and the ALU results are often stored into the A accumulator after arithmetic and logical operations. The accumulator can be loaded from memory using various addressing modes to specify the address where the loaded data comes from, or the contents of A can be stored to memory using various addressing modes to specify the address where data from A will be stored.

Reset has no effect on the contents of the A accumulator.

### 8.2.2 Index Register (H:X)

This 16-bit register is actually two separate 8-bit registers (H and X), which often work together as a 16-bit address pointer where H holds the upper byte of an address and X holds the lower byte of the address. All indexed addressing mode instructions use the full 16-bit value in H:X as an index reference pointer; however, for compatibility with the earlier M68HC05 Family, some instructions operate only on the low-order 8-bit half (X).

Many instructions treat X as a second general-purpose 8-bit register that can be used to hold 8-bit data values. X can be cleared, incremented, decremented, complemented, negated, shifted, or rotated. Transfer instructions allow data to be transferred from A or transferred to A where arithmetic and logical operations can then be performed.

For compatibility with the earlier M68HC05 Family, H is forced to 0x00 during reset. Reset has no effect on the contents of X.
## 8.2.3 Stack Pointer (SP)

This 16-bit address pointer register points at the next available location on the automatic last-in-first-out (LIFO) stack. The stack may be located anywhere in the 64-Kbyte address space that has RAM and can be any size up to the amount of available RAM. The stack is used to automatically save the return address for subroutine calls, the return address and CPU registers during interrupts, and for local variables. The AIS (add immediate to stack pointer) instruction adds an 8-bit signed immediate value to SP. This is most often used to allocate or deallocate space for local variables on the stack.

SP is forced to 0x00FF at reset for compatibility with the earlier M68HC05 Family. HCS08 programs normally change the value in SP to the address of the last location (highest address) in on-chip RAM during reset initialization to free up direct page RAM (from the end of the on-chip registers to 0x00FF).

The RSP (reset stack pointer) instruction was included for compatibility with the M68HC05 Family and is seldom used in new HCS08 programs because it only affects the low-order half of the stack pointer.

# 8.2.4 Program Counter (PC)

The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched.

During normal program execution, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, interrupt, and return operations load the program counter with an address other than that of the next sequential location. This is called a change-of-flow.

During reset, the program counter is loaded with the reset vector that is located at 0xFFFE and 0xFFFF. The vector stored there is the address of the first instruction that will be executed after exiting the reset state.

# 8.2.5 Condition Code Register (CCR)

The 8-bit condition code register contains the interrupt mask (I) and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to 1. The following paragraphs describe the functions of the condition code bits in general terms. For a more detailed explanation of how each instruction sets the CCR bits, refer to the *HCS08 Family Reference Manual, volume 1*, Freescale Semiconductor document order number HCS08RMv1.



#### Figure 8-2. Condition Code Register

#### Table 8-1. CCR Register Field Descriptions

| Field  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>V | <ul> <li>Two's Complement Overflow Flag — The CPU sets the overflow flag when a two's complement overflow occurs.</li> <li>The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.</li> <li>No overflow</li> <li>Overflow</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4<br>H | <ul> <li>Half-Carry Flag — The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C condition code bits to automatically add a correction value to the result from a previous ADD or ADC on BCD operands to correct the result to a valid BCD value.</li> <li>0 No carry between bits 3 and 4</li> <li>1 Carry between bits 3 and 4</li> </ul>                                                                                                    |
| 3      | Interrupt Mask Bit — When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the first instruction of the interrupt service routine is executed.<br>Interrupts are not recognized at the instruction boundary after any instruction that clears I (CLI or TAP). This ensures that the next instruction after a CLI or TAP will always be executed without the possibility of an intervening interrupt, provided I was set.<br>0 Interrupts enabled<br>1 Interrupts disabled |
| 2<br>N | <ul> <li>Negative Flag — The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. Simply loading or storing an 8-bit or 16-bit value causes N to be set if the most significant bit of the loaded or stored value was 1.</li> <li>0 Non-negative result</li> <li>1 Negative result</li> </ul>                                                                                                                                                                                                                                                                                             |
| 1<br>Z | <ul> <li>Zero Flag — The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of 0x00 or 0x0000. Simply loading or storing an 8-bit or 16-bit value causes Z to be set if the loaded or stored value was all 0s.</li> <li>0 Non-zero result</li> <li>1 Zero esult</li> </ul>                                                                                                                                                                                                                                                                                                                                                         |
| 0<br>C | <ul> <li>Carry/Borrow Flag — The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag.</li> <li>0 No carry out of bit 7</li> <li>1 Carry out of bit 7</li> </ul>                                                                                                                                                                                                                                                                                                       |

# 8.3 Addressing Modes

Addressing modes define the way the CPU accesses operands and data. In the HCS08, memory, status and control registers, and input/output (I/O) ports share a single 64-Kbyte CPU address space. This arrangement means that the same instructions that access variables in RAM can also be used to access I/O and control registers or nonvolatile program space.

Some instructions use more than one addressing mode. For instance, move instructions use one addressing mode to specify the source operand and a second addressing mode to specify the destination address. Instructions such as BRCLR, BRSET, CBEQ, and DBNZ use one addressing mode to specify the location of an operand for a test and then use relative addressing mode to specify the branch destination address when the tested condition is true. For BRCLR, BRSET, CBEQ, and DBNZ, the addressing mode listed in the instruction set tables is the addressing mode needed to access the operand to be tested, and relative addressing mode is implied for the branch destination.

## 8.3.1 Inherent Addressing Mode (INH)

In this addressing mode, operands needed to complete the instruction (if any) are located within CPU registers so the CPU does not need to access memory to get any operands.

## 8.3.2 Relative Addressing Mode (REL)

Relative addressing mode is used to specify the destination location for branch instructions. A signed 8-bit offset value is located in the memory location immediately following the opcode. During execution, if the branch condition is true, the signed offset is sign-extended to a 16-bit value and is added to the current contents of the program counter, which causes program execution to continue at the branch destination address.

## 8.3.3 Immediate Addressing Mode (IMM)

In immediate addressing mode, the operand needed to complete the instruction is included in the object code immediately following the instruction opcode in memory. In the case of a 16-bit immediate operand, the high-order byte is located in the next memory location after the opcode, and the low-order byte is located in the next memory location after that.

# 8.3.4 Direct Addressing Mode (DIR)

In direct addressing mode, the instruction includes the low-order eight bits of an address in the direct page (0x0000-0x00FF). During execution a 16-bit address is formed by concatenating an implied 0x00 for the high-order half of the address and the direct address from the instruction to get the 16-bit address where the desired operand is located. This is faster and more memory efficient than specifying a complete 16-bit address for the operand.

## 8.3.5 Extended Addressing Mode (EXT)

In extended addressing mode, the full 16-bit address of the operand is located in the next two bytes of program memory after the opcode (high byte first).

## 8.3.6 Indexed Addressing Mode

Indexed addressing mode has seven variations including five that use the 16-bit H:X index register pair and two that use the stack pointer as the base reference.

### 8.3.6.1 Indexed, No Offset (IX)

This variation of indexed addressing uses the 16-bit value in the H:X index register pair as the address of the operand needed to complete the instruction.

### 8.3.6.2 Indexed, No Offset with Post Increment (IX+)

This variation of indexed addressing uses the 16-bit value in the H:X index register pair as the address of the operand needed to complete the instruction. The index register pair is then incremented (H:X = H:X + 0x0001) after the operand has been fetched. This addressing mode is only used for MOV and CBEQ instructions.

### 8.3.6.3 Indexed, 8-Bit Offset (IX1)

This variation of indexed addressing uses the 16-bit value in the H:X index register pair plus an unsigned 8-bit offset included in the instruction as the address of the operand needed to complete the instruction.

### 8.3.6.4 Indexed, 8-Bit Offset with Post Increment (IX1+)

This variation of indexed addressing uses the 16-bit value in the H:X index register pair plus an unsigned 8-bit offset included in the instruction as the address of the operand needed to complete the instruction. The index register pair is then incremented (H:X = H:X + 0x0001) after the operand has been fetched. This addressing mode is used only for the CBEQ instruction.

### 8.3.6.5 Indexed, 16-Bit Offset (IX2)

This variation of indexed addressing uses the 16-bit value in the H:X index register pair plus a 16-bit offset included in the instruction as the address of the operand needed to complete the instruction.

### 8.3.6.6 SP-Relative, 8-Bit Offset (SP1)

This variation of indexed addressing uses the 16-bit value in the stack pointer (SP) plus an unsigned 8-bit offset included in the instruction as the address of the operand needed to complete the instruction.

### 8.3.6.7 SP-Relative, 16-Bit Offset (SP2)

This variation of indexed addressing uses the 16-bit value in the stack pointer (SP) plus a 16-bit offset included in the instruction as the address of the operand needed to complete the instruction.

# 8.4 Special Operations

The CPU performs a few special operations that are similar to instructions but do not have opcodes like other CPU instructions. In addition, a few instructions such as STOP and WAIT directly affect other MCU circuitry. This section provides additional information about these operations.

## 8.4.1 Reset Sequence

Reset can be caused by a power-on-reset (POR) event, internal conditions such as the COP (computer operating properly) watchdog, or by assertion of an external active-low reset pin. When a reset event occurs, the CPU immediately stops whatever it is doing (the MCU does not wait for an instruction boundary before responding to a reset event). For a more detailed discussion about how the MCU recognizes resets and determines the source, refer to the Resets, Interrupts, and System Configuration chapter.

The reset event is considered concluded when the sequence to determine whether the reset came from an internal source is done and when the reset pin is no longer asserted. At the conclusion of a reset event, the CPU performs a 6-cycle sequence to fetch the reset vector from 0xFFFE and 0xFFFF and to fill the instruction queue in preparation for execution of the first program instruction.

## 8.4.2 Interrupt Sequence

When an interrupt is requested, the CPU completes the current instruction before responding to the interrupt. At this point, the program counter is pointing at the start of the next instruction, which is where the CPU should return after servicing the interrupt. The CPU responds to an interrupt by performing the same sequence of operations as for a software interrupt (SWI) instruction, except the address used for the vector fetch is determined by the highest priority interrupt that is pending when the interrupt sequence started.

The CPU sequence for an interrupt is:

- 1. Store the contents of PCL, PCH, X, A, and CCR on the stack, in that order.
- 2. Set the I bit in the CCR.
- 3. Fetch the high-order half of the interrupt vector.
- 4. Fetch the low-order half of the interrupt vector.
- 5. Delay for one free bus cycle.
- 6. Fetch three bytes of program information starting at the address indicated by the interrupt vector to fill the instruction queue in preparation for execution of the first instruction in the interrupt service routine.

After the CCR contents are pushed onto the stack, the I bit in the CCR is set to prevent other interrupts while in the interrupt service routine. Although it is possible to clear the I bit with an instruction in the

#### Chapter 8. Central Processor Unit (S08CPUV5)

interrupt service routine, this would allow nesting of interrupts (which is not recommended because it leads to programs that are difficult to debug and maintain).

For compatibility with the earlier M68HC05 MCUs, the high-order half of the H:X index register pair (H) is not saved on the stack as part of the interrupt sequence. The user must use a PSHH instruction at the beginning of the service routine to save H and then use a PULH instruction just before the RTI that ends the interrupt service routine. It is not necessary to save H if you are certain that the interrupt service routine does not use any instructions or auto-increment addressing modes that might change the value of H.

The software interrupt (SWI) instruction is like a hardware interrupt except that it is not masked by the global I bit in the CCR and it is associated with an instruction opcode within the program so it is not asynchronous to program execution.

## 8.4.3 Wait Mode Operation

The WAIT instruction enables interrupts by clearing the I bit in the CCR. It then halts the clocks to the CPU to reduce overall power consumption while the CPU is waiting for the interrupt or reset event that will wake the CPU from wait mode. When an interrupt or reset event occurs, the CPU clocks will resume and the interrupt or reset event will be processed normally.

If a serial BACKGROUND command is issued to the MCU through the background debug interface while the CPU is in wait mode, CPU clocks will resume and the CPU will enter active background mode where other serial background commands can be processed. This ensures that a host development system can still gain access to a target MCU even if it is in wait mode.

## 8.4.4 Stop Mode Operation

Usually, all system clocks, including the crystal oscillator (when used), are halted during stop mode to minimize power consumption. In such systems, external circuitry is needed to control the time spent in stop mode and to issue a signal to wake up the target MCU when it is time to resume processing. Unlike the earlier M68HC05 and M68HC08 MCUs, the HCS08 can be configured to keep a minimum set of clocks running in stop mode. This optionally allows an internal periodic signal to wake the target MCU from stop mode.

When a host debug system is connected to the background debug pin (BKGD) and the ENBDM control bit has been set by a serial command through the background interface (or because the MCU was reset into active background mode), the oscillator is forced to remain active when the MCU enters stop mode. In this case, if a serial BACKGROUND command is issued to the MCU through the background debug interface while the CPU is in stop mode, CPU clocks will resume and the CPU will enter active background mode where other serial background commands can be processed. This ensures that a host development system can still gain access to a target MCU even if it is in stop mode.

Recovery from stop mode depends on the particular HCS08 and whether the oscillator was stopped in stop mode. Refer to the Modes of Operation chapter for more details.

## 8.4.5 BGND Instruction

The BGND instruction is new to the HCS08 compared to the M68HC08. BGND would not be used in normal user programs because it forces the CPU to stop processing user instructions and enter the active background mode. The only way to resume execution of the user program is through reset or by a host debug system issuing a GO, TRACE1, or TAGGO serial command through the background debug interface.

Software-based breakpoints can be set by replacing an opcode at the desired breakpoint address with the BGND opcode. When the program reaches this breakpoint address, the CPU is forced to active background mode rather than continuing the user program.

Chapter 8. Central Processor Unit (S08CPUV5)

## 8.5 HCS08 Instruction Set Summary

Table 8-2 provides a summary of the HCS08 instruction set in all possible addressing modes. The table shows operand construction, execution time in internal bus clock cycles, and cycle-by-cycle details for each addressing mode variation of each instruction.

| Source                                                                                                          |                                                                              | de se           | es                                                                               | Cvc-bv-Cvc                      | Affect on CCR                                    |                       |         |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------|-----------------------|---------|
| Form                                                                                                            | Operation                                                                    | Addr<br>Moo                                         | Object Code                                                                      | Cycl                            | Details                                          | <b>V</b> 1 1 <b>H</b> | INZC    |
| ADC #opr8i<br>ADC opr8a<br>ADC opr16a<br>ADC oprx16,X<br>ADC oprx8,X<br>ADC ,X<br>ADC oprx16,SP<br>ADC oprx8,SP | Add with Carry<br>A $\leftarrow$ (A) + (M) + (C)                             | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A9 ii<br>B9 dd<br>C9 hh ll<br>D9 ee ff<br>E9 ff<br>F9<br>9E D9 ee ff<br>9E E9 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp | Þ11Þ                  | - Þ Þ Þ |
| ADD #opr8i<br>ADD opr8a<br>ADD opr16a<br>ADD oprx16,X<br>ADD oprx8,X<br>ADD ,X<br>ADD oprx16,SP<br>ADD oprx8,SP | Add without Carry<br>A $\leftarrow$ (A) + (M)                                | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | AB ii<br>BB dd<br>CB hh ll<br>DB ee ff<br>EB ff<br>FB<br>9E DB ee ff<br>9E EB ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp | Þ 1 1Þ                | - Þ Þ Þ |
| AIS #opr8i                                                                                                      | Add Immediate Value (Signed) to Stack Pointer $SP \leftarrow (SP) + (M)$     | ІММ                                                 | A7 ii                                                                            | 2                               | рр                                               | -11-                  |         |
| AIX #opr8i                                                                                                      | Add Immediate Value (Signed) to<br>Index Register (H:X)<br>H:X ← (H:X) + (M) | ІММ                                                 | AF ii                                                                            | 2                               | рр                                               | - 1 1 -               |         |
| AND #opr8i<br>AND opr8a<br>AND opr16a<br>AND oprx16,X<br>AND oprx8,X<br>AND ,X<br>AND oprx16,SP<br>AND oprx8,SP | Logical AND<br>A ← (A) & (M)                                                 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A4 ii<br>B4 dd<br>C4 hh ll<br>D4 ee ff<br>E4 ff<br>F4<br>9E D4 ee ff<br>9E E4 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp | 011-                  | – ÞÞ –  |
| ASL opr8a<br>ASLA<br>ASLX<br>ASL oprx8,X<br>ASL ,X<br>ASL oprx8,SP                                              | Arithmetic Shift Left<br>C<br>b7<br>b7<br>b0<br>(Same as LSL)                | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38 dd<br>48<br>58<br>68 ff<br>78<br>9E 68 ff                                     | 5<br>1<br>5<br>4<br>6           | rfwpp<br>p<br>prfwpp<br>rfwp<br>prfwpp           | Þ11-                  | - Þ Þ Þ |
| ASR <i>opr8a</i><br>ASRA<br>ASRX<br>ASR <i>oprx8</i> ,X<br>ASR ,X<br>ASR <i>oprx8</i> ,SP                       | Arithmetic Shift Right                                                       | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 37 dd<br>47<br>57<br>67 ff<br>77<br>9E 67 ff                                     | 5<br>1<br>1<br>5<br>4<br>6      | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp       | Þ 1 1–                | - Þ Þ Þ |
| BCC rel                                                                                                         | Branch if Carry Bit Clear<br>(if C = 0)                                      | REL                                                 | 24 rr                                                                            | 3                               | ррр                                              | - 1 1 -               |         |

| Table | 8-2. | Instruction | Set | Summarv                           | (Sheet 1 | of | 9) |
|-------|------|-------------|-----|-----------------------------------|----------|----|----|
|       |      |             |     | · · · · · · · · · · · · · · · · · | (0       |    | -, |

| Source                                                                                                          |                                                                                                          | de ss                                                                                                    | es                                                                               | ແ<br>Cyc-by-Cyc                 | Affect on CCR                                                        |                      |        |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------|----------------------|--------|
| Form                                                                                                            | Operation                                                                                                | Addro<br>Moo                                                                                             | Object Code                                                                      | Cyc                             | Details                                                              | <b>V</b> 11 <b>H</b> | INZC   |
| BCLR n,opr8a                                                                                                    | Clear Bit n in Memory<br>(Mn ← 0)                                                                        | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11 dd<br>13 dd<br>15 dd<br>17 dd<br>19 dd<br>1B dd<br>1D dd<br>1F dd             | 55555555                        | rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp | - 1 1 -              | -      |
| BCS rel                                                                                                         | Branch if Carry Bit Set (if C = 1)<br>(Same as BLO)                                                      | REL                                                                                                      | 25 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BEQ rel                                                                                                         | Branch if Equal (if Z = 1)                                                                               | REL                                                                                                      | 27 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BGE <i>rel</i>                                                                                                  | Branch if Greater Than or Equal To (if $N \oplus V = 0$ ) (Signed)                                       | REL                                                                                                      | 90 rr                                                                            | 3                               | ррр                                                                  | -11-                 | -      |
| BGND                                                                                                            | Enter active background if ENBDM=1<br>Waits for and processes BDM commands<br>until GO, TRACE1, or TAGGO | INH                                                                                                      | 82                                                                               | 5+                              | fpppp                                                                | -11-                 |        |
| BGT rel                                                                                                         | Branch if Greater Than (if $Z \mid (N \oplus V) = 0$ ) (Signed)                                          | REL                                                                                                      | 92 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BHCC rel                                                                                                        | Branch if Half Carry Bit Clear (if $H = 0$ )                                                             | REL                                                                                                      | 28 rr                                                                            | 3                               | ррр                                                                  | - 1 1 -              |        |
| BHCS rel                                                                                                        | Branch if Half Carry Bit Set (if $H = 1$ )                                                               | REL                                                                                                      | 29 rr                                                                            | 3                               | ррр                                                                  | - 1 1 -              | -      |
| BHI <i>rel</i>                                                                                                  | Branch if Higher (if $C \mid Z = 0$ )                                                                    | REL                                                                                                      | 22 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BHS rel                                                                                                         | Branch if Higher or Same (if C = 0)<br>(Same as BCC)                                                     | REL                                                                                                      | 24 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BIH rel                                                                                                         | Branch if IRQ Pin High (if IRQ pin = 1)                                                                  | REL                                                                                                      | 2F rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BIL rel                                                                                                         | Branch if IRQ Pin Low (if IRQ pin = 0)                                                                   | REL                                                                                                      | 2E rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BIT #opr8i<br>BIT opr8a<br>BIT opr16a<br>BIT oprx16,X<br>BIT oprx8,X<br>BIT ,X<br>BIT oprx16,SP<br>BIT oprx8,SP | Bit Test<br>(A) & (M)<br>(CCR Updated but Operands Not Changed)                                          | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1                                                      | A5 ii<br>B5 dd<br>C5 hh ll<br>D5 ee ff<br>E5 ff<br>F5<br>9E D5 ee ff<br>9E E5 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>rpp<br>rpp<br>rfp<br>pprpp<br>prpp              | 011-                 | – ÞÞ – |
| BLE rel                                                                                                         | Branch if Less Than or Equal To (if Z I (N $\oplus$ V) = 1) (Signed)                                     | REL                                                                                                      | 93 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BLO rel                                                                                                         | Branch if Lower (if $C = 1$ ) (Same as BCS)                                                              | REL                                                                                                      | 25 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BLS rel                                                                                                         | Branch if Lower or Same (if $C \mid Z = 1$ )                                                             | REL                                                                                                      | 23 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BLT rel                                                                                                         | Branch if Less Than (if $N \oplus V = 1$ ) (Signed)                                                      | REL                                                                                                      | 91 rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BMC rel                                                                                                         | Branch if Interrupt Mask Clear (if I = 0)                                                                | REL                                                                                                      | 2C rr                                                                            | 3                               | ppp                                                                  | -11-                 |        |
| BMI rel                                                                                                         | Branch if Minus (if N = 1)                                                                               | REL                                                                                                      | 2B rr                                                                            | 3                               | ppp                                                                  | -11-                 |        |
| BMS rel                                                                                                         | Branch if Interrupt Mask Set (if I = 1)                                                                  | REL                                                                                                      | 2D rr                                                                            | 3                               | ppp                                                                  | -11-                 |        |
| BNE rel                                                                                                         | Branch if Not Equal (if $Z = 0$ )                                                                        | REL                                                                                                      | 26 rr                                                                            | 3                               | ррр                                                                  | - 1 1 -              |        |
| BPL rel                                                                                                         | Branch if Plus (if N = 0)                                                                                | REL                                                                                                      | 2A rr                                                                            | 3                               | ррр                                                                  | -11-                 |        |
| BRA rel                                                                                                         | Branch Always (if I = 1)                                                                                 | REL                                                                                                      | 20 rr                                                                            | 3                               | ррр                                                                  | - 1 1 -              |        |

| Source                                                                                                           |                                                                                                                                                                               |                                                                                                          | es                                                                                           | Cyc-by-Cyc                                | Affect on CCR                                                        |                      |         |
|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------|----------------------|---------|
| Form                                                                                                             | Operation                                                                                                                                                                     | Addre<br>Moo                                                                                             | Object Code                                                                                  | Cycl                                      | Details                                                              | <b>V</b> 11 <b>H</b> | INZC    |
| BRCLR n,opr8a,rel                                                                                                | Branch if Bit <i>n</i> in Memory Clear (if (Mn) = 0)                                                                                                                          | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01 dd rr<br>03 dd rr<br>05 dd rr<br>07 dd rr<br>09 dd rr<br>0B dd rr<br>0D dd rr<br>0F dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | грррр<br>грррр<br>грррр<br>грррр<br>грррр<br>грррр<br>грррр<br>грррр | - 1 1 -              | Þ       |
| BRN rel                                                                                                          | Branch Never (if I = 0)                                                                                                                                                       | REL                                                                                                      | 21 rr                                                                                        | 3                                         | ррр                                                                  | -11-                 |         |
| BRSET n,opr8a,rel                                                                                                | Branch if Bit <i>n</i> in Memory Set (if (Mn) = 1)                                                                                                                            | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 00 dd rr<br>02 dd rr<br>04 dd rr<br>06 dd rr<br>08 dd rr<br>0A dd rr<br>0C dd rr<br>0E dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | грррр<br>грррр<br>грррр<br>грррр<br>грррр<br>грррр<br>грррр<br>грррр | -11-                 | Þ       |
| BSET n,opr8a                                                                                                     | Set Bit <i>n</i> in Memory (Mn ← 1)                                                                                                                                           | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 10 dd<br>12 dd<br>14 dd<br>16 dd<br>18 dd<br>1A dd<br>1C dd<br>1E dd                         | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp<br>rfwpp | - 1 1 -              |         |
| BSR rel                                                                                                          | Branch to Subroutine<br>PC $\leftarrow$ (PC) + \$0002<br>push (PCL); SP $\leftarrow$ (SP) - \$0001<br>push (PCH); SP $\leftarrow$ (SP) - \$0001<br>PC $\leftarrow$ (PC) + rel | REL                                                                                                      | AD rr                                                                                        | 5                                         | ssppp                                                                | -11-                 |         |
| CBEQ opr8a,rel<br>CBEQA #opr8i,rel<br>CBEQX #opr8i,rel<br>CBEQ oprx8,X+,rel<br>CBEQ ,X+,rel<br>CBEQ oprx8,SP,rel | Compare and Branch if $(A) = (M)$<br>Branch if $(A) = (M)$<br>Branch if $(X) = (M)$<br>Branch if $(A) = (M)$<br>Branch if $(A) = (M)$<br>Branch if $(A) = (M)$                | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1                                                                  | 31 dd rr<br>41 ii rr<br>51 ii rr<br>61 ff rr<br>71 rr<br>9E 61 ff rr                         | 5<br>4<br>5<br>5<br>6                     | rpppp<br>pppp<br>pppp<br>rpppp<br>rfppp<br>prpppp                    | -11-                 |         |
| CLC                                                                                                              | Clear Carry Bit (C $\leftarrow$ 0)                                                                                                                                            | INH                                                                                                      | 98                                                                                           | 1                                         | р                                                                    | - 1 1 -              | 0       |
| CLI                                                                                                              | Clear Interrupt Mask Bit (I $\leftarrow$ 0)                                                                                                                                   | INH                                                                                                      | 9A                                                                                           | 1                                         | р                                                                    | - 1 1 -              | 0       |
| CLR opr8a<br>CLRA<br>CLRX<br>CLRH<br>CLR oprx8,X<br>CLR ,X<br>CLR oprx8,SP                                       | Clear $M \leftarrow \$00$<br>$A \leftarrow \$00$<br>$X \leftarrow \$00$<br>$H \leftarrow \$00$<br>$M \leftarrow \$00$<br>$M \leftarrow \$00$<br>$M \leftarrow \$00$           | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                                    | 3F dd<br>4F<br>5F<br>8C<br>6F ff<br>7F<br>9E 6F ff                                           | 5<br>1<br>1<br>5<br>4<br>6                | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp                           | 011-                 | - 0 1 - |

#### Table 8-2. Instruction Set Summary (Sheet 3 of 9)

| Source                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                              | s<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e<br>e |                                                                                  | les                             | Cyc-by-Cyc                                               | Affect on CCR         |         |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------|-----------------------|---------|
| Form                                                                                                            | Operation                                                                                                                                                                                                                                                                                                                                                                                                    | Addr<br>Moo                                                                                      | Object Code                                                                      | Cycl                            | Details                                                  | <b>V</b> 1 1 <b>H</b> | INZC    |
| CMP #opr8i<br>CMP opr8a<br>CMP opr16a<br>CMP oprx16,X<br>CMP oprx8,X<br>CMP ,X<br>CMP oprx16,SP<br>CMP oprx8,SP | Compare Accumulator with Memory<br>A – M<br>(CCR Updated But Operands Not Changed)                                                                                                                                                                                                                                                                                                                           | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1                                              | A1 ii<br>B1 dd<br>C1 hh ll<br>D1 ee ff<br>E1 ff<br>F1<br>9E D1 ee ff<br>9E E1 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp | Þ11-                  | - Þ Þ Þ |
| COM opr8a<br>COMA<br>COMX<br>COM oprx8,X<br>COM ,X<br>COM oprx8,SP                                              | $\begin{array}{ll} \mbox{Complement} & \mbox{M} \leftarrow (\overline{M}) = \$ FF - (M) \\ (\mbox{One's Complement}) & \mbox{A} \leftarrow (\overline{A}) = \$ FF - (A) \\ & \mbox{X} \leftarrow (\overline{X}) = \$ FF - (A) \\ & \mbox{M} \leftarrow (\overline{M}) = \$ FF - (M) \\ & \mbox{M} \leftarrow (\overline{M}) = \$ FF - (M) \\ & \mbox{M} \leftarrow (\overline{M}) = \$ FF - (M) \end{array}$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                            | 33 dd<br>43<br>53<br>63 ff<br>73<br>9E 63 ff                                     | 5<br>1<br>5<br>4<br>6           | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp               | 011-                  | – Þ Þ 1 |
| CPHX opr16a<br>CPHX #opr16i<br>CPHX opr8a<br>CPHX oprx8,SP                                                      | Compare Index Register (H:X) with Memory<br>(H:X) – (M:M + \$0001)<br>(CCR Updated But Operands Not Changed)                                                                                                                                                                                                                                                                                                 | EXT<br>IMM<br>DIR<br>SP1                                                                         | 3E hh ll<br>65 jj kk<br>75 dd<br>9E F3 ff                                        | 6<br>3<br>5<br>6                | prrfpp<br>ppp<br>rrfpp<br>prrfpp                         | ₽11-                  | - Þ Þ Þ |
| CPX #opr8i<br>CPX opr8a<br>CPX opr16a<br>CPX oprx16,X<br>CPX oprx8,X<br>CPX ,X<br>CPX oprx16,SP<br>CPX oprx8,SP | Compare X (Index Register Low) with<br>Memory<br>X – M<br>(CCR Updated But Operands Not Changed)                                                                                                                                                                                                                                                                                                             | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1                                              | A3 ii<br>B3 dd<br>C3 hh 11<br>D3 ee ff<br>E3 ff<br>F3<br>9E D3 ee ff<br>9E E3 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp | Þ11-                  | - Þ Þ Þ |
| DAA                                                                                                             | Decimal Adjust Accumulator<br>After ADD or ADC of BCD Values                                                                                                                                                                                                                                                                                                                                                 | INH                                                                                              | 72                                                                               | 1                               | р                                                        | U 1 1 –               | - Þ Þ Þ |
| DBNZ opr8a,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ oprx8,X,rel<br>DBNZ ,X,rel<br>DBNZ oprx8,SP,rel                | Decrement A, X, or M and Branch if Not Zero (if (result) $\neq$ 0)<br>DBNZX Affects X Not H                                                                                                                                                                                                                                                                                                                  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                            | 3B dd rr<br>4B rr<br>5B rr<br>6B ff rr<br>7B rr<br>9E 6B ff rr                   | 7<br>4<br>4<br>7<br>6<br>8      | rfwpppp<br>fppp<br>fppp<br>rfwpppp<br>rfwppp<br>prfwppp  | - 1 1 -               |         |
| DEC opr8a<br>DECA<br>DECX<br>DEC oprx8,X<br>DEC ,X<br>DEC oprx8,SP                                              | $\begin{array}{lll} \text{Decrement} & M \leftarrow (M) - \$01 \\ & A \leftarrow (A) - \$01 \\ & X \leftarrow (X) - \$01 \\ & M \leftarrow (M) - \$01 \\ & M \leftarrow (M) - \$01 \\ & M \leftarrow (M) - \$01 \end{array}$                                                                                                                                                                                 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                            | 3A dd<br>4A<br>5A<br>6A ff<br>7A<br>9E 6A ff                                     | 5<br>1<br>5<br>4<br>6           | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp               | Þ11-                  | - Þ Þ - |
| DIV                                                                                                             | Divide $A \leftarrow (H:A) \div (X); H \leftarrow Remainder$                                                                                                                                                                                                                                                                                                                                                 | INH                                                                                              | 52                                                                               | 6                               | fffffp                                                   | -11-                  | ÞÞ      |
| EOR #opr8i<br>EOR opr8a<br>EOR opr16a<br>EOR oprx16,X<br>EOR oprx8,X<br>EOR ,X<br>EOR oprx16,SP<br>EOR oprx8,SP | Exclusive OR Memory with Accumulator $A \leftarrow (A \oplus M)$                                                                                                                                                                                                                                                                                                                                             | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1                                              | A8 ii<br>B8 dd<br>C8 hh 11<br>D8 ee ff<br>E8 ff<br>F8<br>9E D8 ee ff<br>9E E8 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp | 011-                  | - ÞÞ -  |

#### Table 8-2. Instruction Set Summary (Sheet 4 of 9)

| Source                                                                                                          |                                                                                                                                                                                                    |                                                     |                                                                                  | es                                   | Cyc-by-Cyc                                                | Affect on CCR        |         |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------|----------------------|---------|
| Form                                                                                                            | Operation                                                                                                                                                                                          | Addr<br>Moo                                         | Object Code                                                                      | Cycl                                 | Details                                                   | <b>V</b> 11 <b>H</b> | INZC    |
| INC opr8a<br>INCA<br>INCX<br>INC oprx8,X<br>INC ,X<br>INC oprx8,SP                                              | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                               | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C dd<br>4C<br>5C<br>6C ff<br>7C<br>9E 6C ff                                     | 5<br>1<br>1<br>5<br>4<br>6           | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp                | Þ11-                 | - þ þ - |
| JMP opr8a<br>JMP opr16a<br>JMP oprx16,X<br>JMP oprx8,X<br>JMP ,X                                                | Jump<br>PC ← Jump Address                                                                                                                                                                          | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BC dd<br>CC hh II<br>DC ee ff<br>EC ff<br>FC                                     | 3<br>4<br>4<br>3<br>3                | ррр<br>рррр<br>рррр<br>ррр                                | - 1 1 -              |         |
| JSR opr8a<br>JSR opr16a<br>JSR oprx16,X<br>JSR oprx8,X<br>JSR ,X                                                | Jump to Subroutine<br>PC $\leftarrow$ (PC) + n (n = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) – \$0001<br>Push (PCH); SP $\leftarrow$ (SP) – \$0001<br>PC $\leftarrow$ Unconditional Address | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BD dd<br>CD hh II<br>DD ee ff<br>ED ff<br>FD                                     | 5<br>6<br>5<br>5                     | ssppp<br>pssppp<br>pssppp<br>ssppp<br>ssppp               | - 1 1 -              |         |
| LDA #opr8i<br>LDA opr8a<br>LDA opr16a<br>LDA oprx16,X<br>LDA oprx8,X<br>LDA ,X<br>LDA oprx16,SP<br>LDA oprx8,SP | Load Accumulator from Memory $A \leftarrow (M)$                                                                                                                                                    | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A6 ii<br>B6 dd<br>C6 hh ll<br>D6 ee ff<br>E6 ff<br>F6<br>9E D6 ee ff<br>9E E6 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4      | pp<br>rpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp<br>prpp  | 011-                 | – ÞÞ –  |
| LDHX #opr16i<br>LDHX opr8a<br>LDHX opr16a<br>LDHX ,X<br>LDHX oprx16,X<br>LDHX oprx8,X<br>LDHX oprx8,SP          | Load Index Register (H:X)<br>H:X ← (M:M + \$0001)                                                                                                                                                  | IMM<br>DIR<br>EXT<br>IX<br>IX2<br>IX1<br>SP1        | 45 jj kk<br>55 dd<br>32 hh ll<br>9E AE<br>9E BE ee ff<br>9E CE ff<br>9E FE ff    | 3<br>4<br>5<br>5<br>6<br>5<br>5<br>5 | ppp<br>rrpp<br>prrpp<br>prrfp<br>pprrpp<br>prrpp<br>prrpp | 011-                 | – ÞÞ –  |
| LDX #opr8i<br>LDX opr8a<br>LDX opr16a<br>LDX oprx16,X<br>LDX oprx8,X<br>LDX ,X<br>LDX oprx16,SP<br>LDX oprx8,SP | Load X (Index Register Low) from Memory $X \leftarrow (M)$                                                                                                                                         | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | AE ii<br>BE dd<br>CE hh ll<br>DE ee ff<br>EE ff<br>FE<br>9E DE ee ff<br>9E EE ff | 2<br>3<br>4<br>3<br>3<br>5<br>4      | pp<br>rpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp          | 011-                 | – ÞÞ –  |
| LSL opr8a<br>LSLA<br>LSLX<br>LSL oprx8,X<br>LSL ,X<br>LSL oprx8,SP                                              | Logical Shift Left<br>- $     0b7$ $b0(Same as ASL)$                                                                                                                                               | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38 dd<br>48<br>58<br>68 ff<br>78<br>9E 68 ff                                     | 5<br>1<br>5<br>4<br>6                | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp                | Þ11-                 | - Þ Þ Þ |
| LSR opr8a<br>LSRA<br>LSRX<br>LSR oprx8,X<br>LSR ,X<br>LSR oprx8,SP                                              | Logical Shift Right<br>0 → □ □ □ □ □ → □ → □<br>b7 b0                                                                                                                                              | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 34 dd<br>44<br>54<br>64 ff<br>74<br>9E 64 ff                                     | 5<br>1<br>5<br>4<br>6                | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp                | Þ11-                 | - 0 Þ Þ |

Table 8-2. Instruction Set Summary (Sheet 5 of 9)

| Source                                                                                                          |                                                                                                                                           | e e s                                               | es                                                                               | Cyc-by-Cyc                      | Affect on CCR                                            |                       |         |
|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------|-----------------------|---------|
| Form                                                                                                            | Operation                                                                                                                                 | Addre<br>Moo                                        | Object Code                                                                      | Cycl                            | Details                                                  | <b>V</b> 1 1 <b>H</b> | INZC    |
| MOV opr8a,opr8a<br>MOV opr8a,X+<br>MOV #opr8i,opr8a<br>MOV ,X+,opr8a                                            | Move<br>(M) <sub>destination</sub> $\leftarrow$ (M) <sub>source</sub><br>In IX+/DIR and DIR/IX+ Modes,<br>H:X $\leftarrow$ (H:X) + \$0001 | DIR/DIR<br>DIR/IX+<br>IMM/DIR<br>IX+/DIR            | 4E dd dd<br>5E dd<br>6E ii dd<br>7E dd                                           | 5<br>5<br>4<br>5                | rpwpp<br>rfwpp<br>pwpp<br>rfwpp                          | 011-                  | - Þ Þ - |
| MUL                                                                                                             | Unsigned multiply $X:A \leftarrow (X) \times (A)$                                                                                         | INH                                                 | 42                                                                               | 5                               | ffffp                                                    | - 1 1 0               | 0       |
| NEG opr8a<br>NEGA<br>NEGX<br>NEG oprx8,X<br>NEG ,X<br>NEG oprx8,SP                                              | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                      | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 30 dd<br>40<br>50<br>60 ff<br>70<br>9E 60 ff                                     | 5<br>1<br>1<br>5<br>4<br>6      | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp               | Þ11-                  | - Þ Þ Þ |
| NOP                                                                                                             | No Operation — Uses 1 Bus Cycle                                                                                                           | INH                                                 | 9D                                                                               | 1                               | р                                                        | -11-                  |         |
| NSA                                                                                                             | Nibble Swap Accumulator<br>A $\leftarrow$ (A[3:0]:A[7:4])                                                                                 | INH                                                 | 62                                                                               | 1                               | р                                                        | - 1 1 -               |         |
| ORA #opr8i<br>ORA opr8a<br>ORA opr16a<br>ORA oprx16,X<br>ORA oprx8,X<br>ORA ,X<br>ORA oprx16,SP<br>ORA oprx8,SP | Inclusive OR Accumulator and Memory A $\leftarrow$ (A)   (M)                                                                              | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | AA ii<br>BA dd<br>CA hh ll<br>DA ee ff<br>EA ff<br>FA<br>9E DA ee ff<br>9E EA ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>prpp<br>rpp<br>rfp<br>pprpp<br>prpp | 011-                  | – Þ Þ – |
| PSHA                                                                                                            | Push Accumulator onto Stack<br>Push (A); SP ← (SP) – \$0001                                                                               | INH                                                 | 87                                                                               | 2                               | sp                                                       | - 1 1 -               |         |
| PSHH                                                                                                            | Push H (Index Register High) onto Stack<br>Push (H); SP ← (SP) – \$0001                                                                   | INH                                                 | 8B                                                                               | 2                               | sp                                                       | - 1 1 -               |         |
| PSHX                                                                                                            | Push X (Index Register Low) onto Stack<br>Push (X); SP $\leftarrow$ (SP) – \$0001                                                         | INH                                                 | 89                                                                               | 2                               | sp                                                       | - 1 1 -               |         |
| PULA                                                                                                            | Pull Accumulator from Stack<br>SP $\leftarrow$ (SP + \$0001); Pull (A)                                                                    | INH                                                 | 86                                                                               | 3                               | ufp                                                      | - 1 1 -               |         |
| PULH                                                                                                            | Pull H (Index Register High) from Stack SP $\leftarrow$ (SP + \$0001); Pull (H)                                                           | INH                                                 | 8A                                                                               | 3                               | ufp                                                      | - 1 1 -               |         |
| PULX                                                                                                            | Pull X (Index Register Low) from Stack SP $\leftarrow$ (SP + \$0001); Pull (X)                                                            | INH                                                 | 88                                                                               | 3                               | ufp                                                      | - 1 1 -               |         |
| ROL opr8a<br>ROLA<br>ROLX<br>ROL oprx8,X<br>ROL ,X<br>ROL oprx8,SP                                              | Rotate Left through Carry                                                                                                                 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 39 dd<br>49<br>59<br>69 ff<br>79<br>9E 69 ff                                     | 5<br>1<br>1<br>5<br>4<br>6      | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp               | Þ11-                  | - Þ Þ Þ |
| ROR <i>opr8a</i><br>RORA<br>RORX<br>ROR <i>oprx8</i> ,X<br>ROR ,X<br>ROR <i>oprx8</i> ,SP                       | Rotate Right through Carry                                                                                                                | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 36 dd<br>46<br>56<br>66 ff<br>76<br>9E 66 ff                                     | 5<br>1<br>5<br>4<br>6           | rfwpp<br>p<br>p<br>rfwpp<br>rfwp<br>prfwpp               | Þ11-                  | - Þ Þ Þ |

| Table 8-2. Instruction | n Set Sum | mary (Sheet | 6 of 9) |
|------------------------|-----------|-------------|---------|
|------------------------|-----------|-------------|---------|

| Source                                                                                                          |                                                                                                                                                                                                                                                    | ess<br>Je                                           |                                                                                  | Scyc-by-Cyc                     | Affect on CCR                                           |                       |         |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------|-----------------------|---------|
| Form                                                                                                            | Operation                                                                                                                                                                                                                                          | Addro<br>Moo                                        | Object Code                                                                      | Cycl                            | Details                                                 | <b>V</b> 1 1 <b>H</b> | INZC    |
| RSP                                                                                                             | Reset Stack Pointer (Low Byte)<br>SPL ← \$FF<br>(High Byte Not Affected)                                                                                                                                                                           | INH                                                 | 9C                                                                               | 1                               | р                                                       | - 1 1 -               |         |
| RTI                                                                                                             | Return from Interrupt<br>SP $\leftarrow$ (SP) + \$0001; Pull (CCR)<br>SP $\leftarrow$ (SP) + \$0001; Pull (A)<br>SP $\leftarrow$ (SP) + \$0001; Pull (X)<br>SP $\leftarrow$ (SP) + \$0001; Pull (PCH)<br>SP $\leftarrow$ (SP) + \$0001; Pull (PCL) | INH                                                 | 80                                                                               | 9                               | uuuuufppp                                               | Þ11Þ                  | ррр     |
| RTS                                                                                                             | Return from Subroutine<br>SP $\leftarrow$ SP + \$0001; Pull (PCH)<br>SP $\leftarrow$ SP + \$0001; Pull (PCL)                                                                                                                                       | INH                                                 | 81                                                                               | 5                               | ufppp                                                   | -11-                  |         |
| SBC #opr8i<br>SBC opr8a<br>SBC opr16a<br>SBC oprx16,X<br>SBC oprx8,X<br>SBC ,X<br>SBC oprx16,SP<br>SBC oprx8,SP | Subtract with Carry<br>A $\leftarrow$ (A) – (M) – (C)                                                                                                                                                                                              | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A2 ii<br>B2 dd<br>C2 hh ll<br>D2 ee ff<br>E2 ff<br>F2<br>9E D2 ee ff<br>9E E2 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>rpp<br>rfp<br>pfpp<br>prpp<br>prpp | Þ11-                  | - Þ Þ Þ |
| SEC                                                                                                             | Set Carry Bit $(C \leftarrow 1)$                                                                                                                                                                                                                   | INH                                                 | 99                                                                               | 1                               | р                                                       | -11-                  | 1       |
| SEI                                                                                                             | Set Interrupt Mask Bit $(I \leftarrow 1)$                                                                                                                                                                                                          | INH                                                 | 9B                                                                               | 1                               | р                                                       | -11-                  | 1 – – – |
| STA opr8a<br>STA opr16a<br>STA oprx16,X<br>STA oprx8,X<br>STA ,X<br>STA oprx16,SP<br>STA oprx8,SP               | Store Accumulator in Memory $M \leftarrow (A)$                                                                                                                                                                                                     | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1        | B7 dd<br>C7 hh ll<br>D7 ee ff<br>E7 ff<br>F7<br>9E D7 ee ff<br>9E E7 ff          | 3<br>4<br>3<br>2<br>5<br>4      | wpp<br>pwpp<br>pwpp<br>wpp<br>wp<br>ppwpp<br>pwpp       | 011-                  | – þ þ – |
| STHX opr8a<br>STHX opr16a<br>STHX oprx8,SP                                                                      | Store H:X (Index Reg.)<br>(M:M + \$0001) ← (H:X)                                                                                                                                                                                                   | DIR<br>EXT<br>SP1                                   | 35 dd<br>96 hh ll<br>9E FF ff                                                    | 4<br>5<br>5                     | wwpp<br>pwwpp<br>pwwpp                                  | 011-                  | – þ þ – |
| STOP                                                                                                            | Enable Interrupts: Stop Processing<br>Refer to MCU Documentation<br>I bit $\leftarrow$ 0; Stop Processing                                                                                                                                          | INH                                                 | 8E                                                                               | 2                               | fp                                                      | - 1 1 -               | 0       |
| STX opr8a<br>STX opr16a<br>STX oprx16,X<br>STX oprx8,X<br>STX ,X<br>STX oprx16,SP<br>STX oprx8,SP               | Store X (Low 8 Bits of Index Register)<br>in Memory<br>M ← (X)                                                                                                                                                                                     | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1        | BF dd<br>CF hh ll<br>DF ee ff<br>EF ff<br>FF<br>9E DF ee ff<br>9E EF ff          | 3<br>4<br>3<br>2<br>5<br>4      | wpp<br>pwpp<br>pwpp<br>wpp<br>wp<br>ppwpp<br>pwpp       | 011-                  | - Þ Þ - |

Table 8-2. Instruction Set Summary (Sheet 7 of 9)

| Source                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      | es                                                  | Cyc-by-Cyc                                                                       | Affect on CCR                   |                                                         |                       |         |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------|-----------------------|---------|
| Form                                                                                                            | Operation                                                                                                                                                                                                                                                                                                                                                                                          |                                                                      | Addr<br>Moo                                         | Object Code                                                                      | Cycl                            | Details                                                 | <b>V</b> 1 1 <b>H</b> | INZC    |
| SUB #opr8i<br>SUB opr8a<br>SUB opr16a<br>SUB oprx16,X<br>SUB oprx8,X<br>SUB ,X<br>SUB oprx16,SP<br>SUB oprx8,SP | Subtract<br>A $\leftarrow$ (A) – (M)                                                                                                                                                                                                                                                                                                                                                               |                                                                      | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP2<br>SP1 | A0 ii<br>B0 dd<br>C0 hh 11<br>D0 ee ff<br>E0 ff<br>F0<br>9E D0 ee ff<br>9E E0 ff | 2<br>3<br>4<br>3<br>3<br>5<br>4 | pp<br>rpp<br>prpp<br>rpp<br>rpp<br>rfp<br>pprpp<br>prpp | Þ11-                  | - Þ Þ Þ |
| SWI                                                                                                             | Software Interrupt<br>PC $\leftarrow$ (PC) + \$0001<br>Push (PCL); SP $\leftarrow$ (SP) - \$0001<br>Push (PCH); SP $\leftarrow$ (SP) - \$0001<br>Push (X); SP $\leftarrow$ (SP) - \$0001<br>Push (A); SP $\leftarrow$ (SP) - \$0001<br>Push (CCR); SP $\leftarrow$ (SP) - \$0001<br>I $\leftarrow$ 1;<br>PCH $\leftarrow$ Interrupt Vector High Byte<br>PCL $\leftarrow$ Interrupt Vector Low Byte |                                                                      | INH                                                 | 83                                                                               | 11                              | sssssvvfppp                                             | - 1 1 -               | 1 – – – |
| ТАР                                                                                                             | Transfer Accumulator to CCR CCR $\leftarrow$ (A)                                                                                                                                                                                                                                                                                                                                                   |                                                                      | INH                                                 | 84                                                                               | 1                               | р                                                       | Þ11Þ                  | Þ Þ Þ Þ |
| ТАХ                                                                                                             | Transfer Accumulator to X (Index Low) $X \leftarrow (A)$                                                                                                                                                                                                                                                                                                                                           | Register                                                             | INH                                                 | 97                                                                               | 1                               | р                                                       | - 1 1 -               |         |
| ТРА                                                                                                             | Transfer CCR to Accumulator $A \leftarrow (CCR)$                                                                                                                                                                                                                                                                                                                                                   |                                                                      | INH                                                 | 85                                                                               | 1                               | р                                                       | -11-                  |         |
| TST opr8a<br>TSTA<br>TSTX<br>TST oprx8,X<br>TST ,X<br>TST oprx8,SP                                              | Test for Negative or Zero (M<br>(A)<br>(X)<br>(M<br>(M<br>(M)<br>(M)                                                                                                                                                                                                                                                                                                                               | ) - \$00<br>) - \$00<br>) - \$00<br>) - \$00<br>) - \$00<br>) - \$00 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3D dd<br>4D<br>5D<br>6D ff<br>7D<br>9E 6D ff                                     | 4<br>1<br>4<br>3<br>5           | rfpp<br>p<br>rfpp<br>rfp<br>prfpp                       | 011-                  | - Þ Þ - |
| тѕх                                                                                                             | Transfer SP to Index Reg.<br>H:X ← (SP) + \$0001                                                                                                                                                                                                                                                                                                                                                   |                                                                      | INH                                                 | 95                                                                               | 2                               | fp                                                      | -11-                  |         |
| ТХА                                                                                                             | Transfer X (Index Reg. Low) to A $\leftarrow$ (X)                                                                                                                                                                                                                                                                                                                                                  | ccumulator                                                           | INH                                                 | 9F                                                                               | 1                               | р                                                       | -11-                  |         |

| Table 8-2. Instruction | Set Summary | (Sheet 8 of 9) |
|------------------------|-------------|----------------|
|------------------------|-------------|----------------|

#### Chapter 8. Central Processor Unit (S08CPUV5)

#### Table 8-2. Instruction Set Summary (Sheet 9 of 9)

| Source |                                                                      | ess<br>de   |             | es  | Cvc-bv-Cvc | Affect on CCR        |      |  |
|--------|----------------------------------------------------------------------|-------------|-------------|-----|------------|----------------------|------|--|
| Form   | Operation                                                            | Addr<br>Moe | Object Code | Cyc | Details    | <b>V</b> 11 <b>H</b> | INZC |  |
| TXS    | Transfer Index Reg. to SP SP $\leftarrow$ (H:X) – \$0001             | INH         | 94          | 2   | fp         | -11-                 |      |  |
| WAIT   | Enable Interrupts; Wait for Interrupt I bit $\leftarrow$ 0; Halt CPU | INH         | 8F          | 2+  | fp         | - 1 1 -              | 0    |  |

Source Form: Everything in the source forms columns, except expressions in *italic characters*, is literal information which must appear in the assembly source file exactly as shown. The initial 3- to 5-letter mnemonic and the characters (#, () and +) are always a literal characters.

*n* Any label or expression that evaluates to a single integer in the range 0-7.

opr8i Any label or expression that evaluates to an 8-bit immediate value.

*opr16i* Any label or expression that evaluates to a 16-bit immediate value.

opr8a Any label or expression that evaluates to an 8-bit direct-page address (\$00xx).

opr16a Any label or expression that evaluates to a 16-bit address.

oprx8 Any label or expression that evaluates to an unsigned 8-bit value, used for indexed addressing.

oprx16 Any label or expression that evaluates to a 16-bit value, used for indexed addressing.

rel Any label or expression that refers to an address that is within -128 to +127 locations from the start of the next instruction.

#### **Operation Symbols:**

- A Accumulator
- CCR Condition code register
- H Index register high byte
- M Memory location
- n Any bit
- opr Operand (one or two bytes)
- PC Program counter
- PCH Program counter high byte
- PCL Program counter low byte
- *rel* Relative program counter offset byte
- SP Stack pointer
- SPL Stack pointer low byte
- X Index register low byte
- & Logical AND
- Logical OR
- Logical EXCLUSIVE OR
- () Contents of
- + Add
- Subtract, Negation (two's complement)
- × Multiply
- ÷ Divide
- # Immediate value
- ← Loaded with
- : Concatenated with

#### CCR Bits:

- V Overflow it b
- H Half-carry bit
- I Interrupt mask
- N Negative bit
- Z Zero bit
- C Carry/borrow bit

- Addressing Modes:
- DIR Direct addressing mode
- EXT Extended addressing mode
- IMM Immediate addressing mode
- INH Inherent addressing mode
- IX Indexed, no offset addressing mode
- IX1 Indexed, 8-bit offset addressing mode
- IX2 Indexed, 16-bit offset addressing mode
- IX+ Indexed, no offset, post increment addressing mode
- IX1+ Indexed, 8-bit offset, post increment addressing mode
- REL Relative addressing mode
- SP1 Stack pointer, 8-bit offset addressing mode
- SP2 Stack pointer 16-bit offset addressing mode

#### Cycle-by-Cycle Codes:

- f Free cycle. This indicates a cycle where the CPU does not require use of the system buses. An f cycle is always one cycle of the system bus clock and is always a read cycle.
- p Program fetch; read from next consecutive
- location in program memory
- r Read 8-bit operand
- s Push (write) one byte onto stack
- u Pop (read) one byte from stack
- v Read vector from \$FFxx (high byte first)
- w Write 8-bit operand

#### CCR Effects:

- Þ Set or cleared
- Not affected
- U Undefined

| Operation         Diamant         Source         And the second operation         All operatioperation         All operatioperation                                                                                                                                    | Dit Moni        | nulation       | Branch       |               | Baa           | d Modify V    | Vrito           |                 | ()<br>()      | trol            | ,            |              | Pagisto      | Momony       |              |                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------------|---------------|---------------|---------------|-----------------|-----------------|---------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------------------------|
| Bits To         Bits To <t< td=""><td>Dit-Mail</td><td></td><td>Branch</td><td>00 F</td><td>Kea</td><td></td><td></td><td>70 4</td><td></td><td></td><td>40.0</td><td>D0 0</td><td>Register</td><td></td><td>50 0</td><td>50 0</td></t<>                                                                 | Dit-Mail        |                | Branch       | 00 F          | Kea           |               |                 | 70 4            |               |                 | 40.0         | D0 0         | Register     |              | 50 0         | 50 0                           |
| S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S         S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BRSET0          | BSET0          | BRA          | NEG           | NEGA          |               | NEG             | NEG 1           | RTI           | BGE             | SUB          |              | SUB          | SUB          |              |                                |
| Inc. Doi         Inc. Leno         Inc. Leno <th< td=""><td>3 DIN</td><td>2 DIN</td><td>Z REL</td><td>2 DIN</td><td></td><td>1 INF</td><td>2 1/1</td><td>71 5</td><td></td><td>2 NEL</td><td>2 11/11/1</td><td></td><td>3 EAT</td><td>3 1/2</td><td></td><td></td></th<> | 3 DIN           | 2 DIN          | Z REL        | 2 DIN         |               | 1 INF         | 2 1/1           | 71 5            |               | 2 NEL           | 2 11/11/1    |              | 3 EAT        | 3 1/2        |              |                                |
| 3         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BRCLR0          | BCLR0          | BRN          |               | CBEQA         | CBEQX         | CBEQ            | CBEQ            |               | BLT             |              |              |              |              |              |                                |
| VERSET         VERSET<                                                                                                                                                                                                                                                                                                      | 00 F            | 2 DIR          |              | 3 DIR         | 3 IIVIIVI     | 5 11/11/1     | 5 IXI+          | 2 1/1           | 00 5.         |                 | 2 1101101    |              |              | 5 1/2        |              |                                |
| 3         0         0         0         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BRSET1          | BSET1          | BHI          |               | 42 5<br>MUL   |               | NSA             |                 |               | BGT             | SBC          | SBC          | SBC          | SBC          | SBC          | SBC 3                          |
| BBRCLF1         BBCLF3         BBCLF3         BBCLF3         BBCF3         BBC73         BBC73         BBC73                                                                                                                                                                                                                                                                                                                                             | 00 5            | 10 5           |              | 0 LAT         | 40 1          | 50 1          | 1 INT           | 70 4            | 00 11         | 2 1122          |              |              |              | D0 1/2       | E0 0         |                                |
| 04         5         14         5         24         3         34         5         44         1         94         2         A4         2         B4         3         C4         4         AAD         AD         AD                                                                                                                                                                                                                                                                                                                                                                                                                                       | BRCLR1<br>3 DIR | BCLR1<br>2 DIR | BLS<br>2 REL | COM<br>2 DIR  | COMA<br>1 INH | COMX<br>1 INH | COM<br>2 IX1    |                 | SWI<br>1 INH  | BLE<br>2 REL    | CPX<br>2 IMM | CPX<br>2 DIR | CPX<br>3 EXT | CPX<br>3 IX2 | CPX<br>2 IX1 | CPX<br>1 IX                    |
| BRSET2         BSET2         BSET2         BSET2         BSET2         BSET2         BSET3         BSET4         LSR         LSR         LSR         LSR         LSR         INH         2         AND                                                                                                                                                                                                                                                                                                                                                                                                                   | 04 5            | 14 5           | 24 3         | 34 5          | 44 1          | 54 1          | 64 5            | 74 4            | 84 1          | 94 2            | A4 2         | B4 3         | C4 4         | D4 4         | E4 3         | F4 3                           |
| 05       5       15       5       25       3       35       4       65       3       75       5       1       95       2       A5       2       BT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BRSET2<br>3 DIR | BSET2<br>2 DIR | BCC<br>2 REL | LSR<br>2 DIR  | LSRA<br>1 INH | LSRX<br>1 INH | LSR<br>2 IX1    | LSR<br>1 IX     | TAP<br>1 INH  | TXS<br>1 INH    | AND<br>2 IMM | AND<br>2 DIR | AND<br>3 EXT | AND<br>3 IX2 | AND<br>2 IX1 | AND<br>1 IX                    |
| BRCLR2         BCCs         STHX         LDHX         CPHX         CPHX         TPA         TSX         BIT         BIT <th< td=""><td>05 5</td><td>15 5</td><td>25 3</td><td>35 4</td><td>45 3</td><td>55 4</td><td>65 3</td><td>75 5</td><td>85 1</td><td>95 2</td><td>A5 2</td><td>B5 3</td><td>C5 4</td><td>D5 4</td><td>E5 3</td><td>F5 3</td></th<>                                                                                                                                                                                        | 05 5            | 15 5           | 25 3         | 35 4          | 45 3          | 55 4          | 65 3            | 75 5            | 85 1          | 95 2            | A5 2         | B5 3         | C5 4         | D5 4         | E5 3         | F5 3                           |
| 06       5       16       5       26       3       36       5       46       1       66       1       66       7       76       7       6       3       96       5       A6       2       DIR       2       DIR       2       DIR       2       DIR       2       DIR       2       DIR       3       ECL       ASR       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BRCLR2<br>3 DIR | BCLR2<br>2 DIR | BCS<br>2 REL | STHX<br>2 DIR | LDHX<br>3 IMM | LDHX<br>2 DIR | CPHX<br>3 IMM   | CPHX<br>2 DIR   | TPA<br>1 INH  | TSX<br>1 INH    | BIT<br>2 IMM | BIT<br>2 DIR | BIT<br>3 EXT | BIT<br>3 IX2 | BIT<br>2 IX1 | BIT<br>1 IX                    |
| BRSET3         BSET3         BSET3         BSET3         BSET4         DBA         ENCA         RORA         RORA         RORA         RORA         RORA         RORA         RORA         RORA         STA         STA         LDA                                                                                                                                                                                                                                                                                                                                                                                                              | 06 5            | 16 5           | 26 3         | 36 5          | 46 1          | 56 1          | 66 5            | 76 4            | 86 3          | 96 5            | A6 2         | B6 3         | C6 4         | D6 4         | E6 3         | F6 3                           |
| 07       5       17       5       27       3       37       5       47       1       57       1       67       5       77       4       87       2       97       1       A7       2       B7       3       C7       4       D7       4       F7       3       F7       2       STA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | BRSET3<br>3 DIR | BSET3<br>2 DIR | BNE<br>2 REL | ROR<br>2 DIR  | RORA<br>1 INH | RORX<br>1 INH | ROR<br>2 IX1    | ROR<br>1 IX     | PULA<br>1 INH | STHX<br>3 EXT   | LDA<br>2 IMM | LDA<br>2 DIR | LDA<br>3 EXT | LDA<br>3 IX2 | LDA<br>2 IX1 | LDA<br>1 IX                    |
| BRCLR3       BCLR3       BC       ASRA       ASRA       ASRA       ASRA       ASRA       ASRA       PSHA       TAX       AIS       STA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 07 5            | 17 5           | 27 3         | 37 5          | 47 1          | 57 1          | 67 5            | 77 4            | 87 2          | 97 1            | A7 2         | B7 3         | C7 4         | D7 4         | E7 3         | F7 2                           |
| 3       DIR       2       DIR       2       DIR       2       DIR       2       DIR       3       EXT       3       IX2       2       IX1       1       IX       1       INH       1       INH       2       IMM       2       DIR       3       EXT       3       IX2       2       IX1       1       IX1       IX1 <t< td=""><td>BRCLR3</td><td>BCLR3</td><td>BEQ</td><td>ASR</td><td>ASRA</td><td>ASRX</td><td>ASR</td><td>ASR</td><td>PSHA</td><td>TAX</td><td>AIS</td><td>STA</td><td>STA</td><td>STA</td><td>STA</td><td>STA</td></t<>                                                                                                                                                                                                                                                                                                                   | BRCLR3          | BCLR3          | BEQ          | ASR           | ASRA          | ASRX          | ASR             | ASR             | PSHA          | TAX             | AIS          | STA          | STA          | STA          | STA          | STA                            |
| 08       5       18       5       28       3       38       5       48       1       58       1       LSL       2       LSL       2       LSL       2       LSL       LSL       LSL       1       LSL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3 DIR           | 2 DIR          | 2 REL        | 2 DIR         | 1 INH         | 1 INH         | 2 IX1           | 1 IX            | 1 INH         | 1 INH           | 2 IMM        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX                           |
| BHSE14         BSE14         BHCC         LSL         L                                                                                                                                                                                                                                                                                                                                                                                                                  | 08 5            | 18 5           | 28 3         | 38 5          | 48 1          | 58 1          | <sup>68</sup> 5 | 78 4            | 88 3          | <sup>98</sup> 1 | A82          | B83          | C84          | D84          | E83          | F83                            |
| 3       DH       2       DH       2       DH       2       DH       2       DH       1       INH       1       INH       2       IXI       1       IXI       1       INH       2       IXI       1       IXI       1       INH       2       IXI       1       IXI       1 <td>BRSE14</td> <td>BSE14</td> <td>BHCC</td> <td>LSL</td> <td>LSLA</td> <td>LSLX</td> <td>LSL</td> <td>LSL</td> <td>PULX</td> <td>CLC</td> <td>EOR</td> <td>EOR</td> <td>EOR</td> <td>EOR</td> <td>EOR</td> <td>EOR</td>                                                                                                                                                                                                                                                                                                                                                    | BRSE14          | BSE14          | BHCC         | LSL           | LSLA          | LSLX          | LSL             | LSL             | PULX          | CLC             | EOR          | EOR          | EOR          | EOR          | EOR          | EOR                            |
| 09       5       19       5       29       1       A9       2       B9       3       C9       4       B9       2       B9       3       C9       4       D9       2       B9       3       C9       4       D9       2       B9       3       C9       4       D9       4       D9       2       D8       3       C5       ADC       ADC <td< td=""><td>3 DIR</td><td>2 DIR</td><td>2 REL</td><td>2 DIR</td><td>I INH</td><td>I INH</td><td>2 171</td><td></td><td>I INH</td><td>1 INH</td><td>2 11/11/1</td><td>2 DIR</td><td>3 EXI</td><td>3 1X2</td><td>2 181</td><td></td></td<>                                                                                                                                                                                                                                                                                                         | 3 DIR           | 2 DIR          | 2 REL        | 2 DIR         | I INH         | I INH         | 2 171           |                 | I INH         | 1 INH           | 2 11/11/1    | 2 DIR        | 3 EXI        | 3 1X2        | 2 181        |                                |
| BROLR4         BROL         HOLA         <                                                                                                                                                                                                                                                                                                                                                                          |                 | 19 5           | 29 3         | 39 5          | 49 1          | 59 1          | <sup>69</sup> 5 | <sup>79</sup> 4 | 89 2          | 99 1            | A9           | B9 3         | C9 4         |              | E9 3         | F9 3                           |
| 3       3       3       4       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1 <th1< th=""> <th1< th=""> <th1< th=""></th1<></th1<></th1<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |                |              |               |               |               | 2 IV1           | 1 IV            |               |                 |              |              | 2 EVT        | ADC IV2      | 2 IV1        |                                |
| UAA       3       IAA       5       ZAA       5       ZAA       T       DAA       5       TAA       TAA       TAAA       ZAA       DAA       ZAA       DAA       CI       DAA       DAA <td>3 DIN</td> <td>2 DIR</td> <td></td> <td></td> <td>1 1111</td> <td>T INIT</td> <td></td> <td>7 1</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>5 1/2</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                  | 3 DIN           | 2 DIR          |              |               | 1 1111        | T INIT        |                 | 7 1             |               |                 |              |              |              | 5 1/2        |              |                                |
| DITION         2         DIT         2         DIT         1         INH         1         INH         2         INH         1         INH         1         INH         2         INH         1         INH         1         INH         2         INH         1         INH <th< td=""><td>BBSET5</td><td>BSET5</td><td>ZA 3<br/>RDI</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></th<>                                                                                                                                                                                                                                                                              | BBSET5          | BSET5          | ZA 3<br>RDI  |               |               |               |                 |                 |               |                 |              |              |              |              |              |                                |
| OB         DAT                                                                                                                                                                                                                                                                                                                                                                                                                       | 3 DIB           | 2 DIB          | 2 BEI        | 2 DIB         | 1 INH         | 1 INH         | 2 IX1           |                 |               | 1 INH           | 2 IMM        | 2 DIB        | 3 FXT        | 3 1X2        | 2 IX1        |                                |
| BRCLR5       BCLR5       BCLR5       BCLR5       BCLR5       BMI       DBNZ       DBNZA       D                                                                                                                                                                                                                                                                                                                                                                                                                          | 0B 5            | 1B 5           | 2B 3         | 3B 7          | 4B 4          | 5B 4          | 6B 7            | 7B 6            | 8B 2          | 9B 1            | AB 2         | BB 3         | CB 4         | DB 4         | EB 3         | FB 3                           |
| 3       DIR       2       DIR       2       INH       2       INH       3       IX1       2       IX1       1       INH       1       INH       2       IMH       2       INH       3       IX1       2       IX1       1       INH       1       INH       2       IMH       2       INH       3       IX1       2       IX1       1       INH       1       INH       2       DIR       3       EXT       3       IX2       2       IX1       1       INH       1       INH       1       INH       2       INR       2       DIR       2       DIR       3       EXT       3       IX2       2       IX1       1       IX1       2       IX1       1       INH       1       INH       1       IX1       2       IX1       1       INH       1       INH <th< td=""><td>BRCLR5</td><td>BCLR5</td><td>BMI</td><td>DBNZ</td><td>DBNZA</td><td>DBNZX</td><td>DBNZ</td><td>DBNZ</td><td>PSHH</td><td>SEI</td><td>ADD</td><td>ADD</td><td>ADD</td><td>ADD</td><td>ADD</td><td>ADD</td></th<>                                                                                                                                                                                                                                                                                                                                                 | BRCLR5          | BCLR5          | BMI          | DBNZ          | DBNZA         | DBNZX         | DBNZ            | DBNZ            | PSHH          | SEI             | ADD          | ADD          | ADD          | ADD          | ADD          | ADD                            |
| 0C       5       1C       5       2C       3       3C       5       4C       1       5C       1       6C       5       7C       4       8C       1       9C       1       NC       JMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3 DIR           | 2 DIR          | 2 REL        | 3 DIR         | 2 INH         | 2 INH         | 3 IX1           | 2 IX            | 1 INH         | 1 INH           | 2 IMM        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX                           |
| BRSET6       BSET6       BMC       INC       INCA       INCX       INC       INC       INC       CLRH       RSP       JMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0C 5            | 1C 5           | 2C 3         | 3C 5          | 4C 1          | 5C 1          | 6C 5            | 7C 4            | 8C 1          | 9C 1            |              | BC 3         | CC 4         | DC 4         | EC 3         | FC 3                           |
| 3       DIR       2       DIR       2       REL       2       DIR       1       INH       1       INH       2       IX1       1       INH       1       INH <th< td=""><td>BRSET6</td><td>BSET6</td><td>BMC</td><td>INC</td><td>INCA</td><td>INCX</td><td>INC</td><td>INC</td><td>CLRH</td><td>RSP</td><td></td><td>JMP</td><td>JMP</td><td>JMP</td><td>JMP</td><td>JMP</td></th<>                                                                                                                                                                                                                                                                                                                                                         | BRSET6          | BSET6          | BMC          | INC           | INCA          | INCX          | INC             | INC             | CLRH          | RSP             |              | JMP          | JMP          | JMP          | JMP          | JMP                            |
| 0D       5       1D       5       2D       3       3D       4       4D       1       TST       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3 DIR           | 2 DIR          | 2 REL        | 2 DIR         | 1 INH         | 1 INH         | 2 IX1           | 1 IX            | 1 INH         | 1 INH           |              | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX                           |
| BRCLR6         BCLR6         BMS         TST         TSTA         TSTX         TST                                                                                                                                                                                                                                                                                                                                                                                                                           | 0D 5            | 1D 5           | 2D 3         | 3D 4          | 4D 1          | 5D 1          | 6D 4            | 7D 3            |               | 9D 1            | AD 5         | BD 5         | CD 6         | DD 6         | ED 5         | FD 5                           |
| 3       DIR       2       DIR       2       DIR       1       INH       2       IX1       1       IX1       1       INH       2       REL       2       DIR       3       EXT       3       IX2       2       IX1       1       IX1       1       INH       2       REL       2       DIR       3       EXT       3       IX2       2       IX1       1       IX1       1       INH       2       REL       2       DIR       3       EXT       3       IX2       2       IX1       1       IX1       1       INH       2       REL       2       DIR       3       EXT       3       IX2       2       IX1       1       IX1       1       INH       2       IX1       1       INH       2       REL       2       DIR       3       EXT       3       IX2       2       IX1       1       IX1       1       INH       2       IX1       1       INH <th< td=""><td>BRCLR6</td><td>BCLR6</td><td>BMS</td><td>TST</td><td>TSTA</td><td>TSTX</td><td>TST</td><td>TST</td><td></td><td>NOP</td><td>BSR</td><td>JSR</td><td>JSR</td><td>JSR</td><td>JSR</td><td>JSR</td></th<>                                                                                                                                                                                                                                                                                                                                                          | BRCLR6          | BCLR6          | BMS          | TST           | TSTA          | TSTX          | TST             | TST             |               | NOP             | BSR          | JSR          | JSR          | JSR          | JSR          | JSR                            |
| 0E       5       1E       5       2E       3       3E       6       4E       5       5E       5       6E       4       7E       5       8E       2+       9E       Page 2       LDX       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3 DIR           | 2 DIR          | 2 REL        | 2 DIR         | 1 INH         | 1 INH         | 2 IX1           | 1 IX            |               | 1 INH           | 2 REL        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX                           |
| BHSE17       BSE17       BIL       CPHX       MOV       MOV       MOV       STOP       Page 2       LDX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0E 5            | 1E5            | 2E 3         | 3E6           | 4E 5          | 5E 5          | 6E 4            | 7E 5            | 8E 2+         | 9E              | AE 2         | BE 3         | CE 4         | DE 4         | EE 3         | FE 3                           |
| 3         DIR         2         DIR         2         DIR         2         DIR         3         EXT         3         DIZ         2         DIX         1         INH         2         IMM         2         DIR         3         EXT         3         IXZ         2         IXT         1         IXX           0F         5         1F         5         2F         1         5F         1         6F         5         7F         4         8F         2+         9F         1         AF         2         BR         4         DF         4         FF         3         FF         2           BRCLR7         BCLR7         BIH         CLR         CLRA         CLRX         CLR         CLR         MAI         TXA         AIX         STX         STX <td>BRSE17</td> <td>BSE17</td> <td>BIL</td> <td>CPHX</td> <td>MON</td> <td>MOV</td> <td>MOV</td> <td>MOV</td> <td>SIOP</td> <td>Page 2</td> <td></td> <td></td> <td></td> <td>LDX</td> <td></td> <td></td>                                                                                                                                                                                                                                                      | BRSE17          | BSE17          | BIL          | CPHX          | MON           | MOV           | MOV             | MOV             | SIOP          | Page 2          |              |              |              | LDX          |              |                                |
| UP 5 17F 5 2F 3 3F 5 4F 1 5F 1 6F 5 7F 4 8F 2+ 9F 1 AF 2 BF 3 CF 4 DF 4 EF 3 FF 2<br>BRCLR7 BCLR7 BCLR7 BIH CLR CLR CLR CLR CLR WAIT TXA AIX STX STX STX STX STX STX STX<br>3 DIR 2 DIR 2 REL 2 DIR 1 INH 1 INH 2 IX1 1 IX 1 INH 1 INH 2 IMM 2 DIR 3 EXT 3 IX2 2 IX1 1 IX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3 DIR           | 2 DIR          | 2 REL        | 3 EXI         | 3 DD          | 2 DIX+        | 3 IMD           | 2 IX+D          | I INH         | a               | 2 IMM        | 2 DIR        | 3 EXI        | 3 IX2        | 2 IX1        |                                |
| 3 DIR 2 DIR 2 RE 2 DER 1 INH 1 INH 2 IX1 1 IX1 1 INH 1 INH 2 IX1 3 IX2 1 IX1 1 IX1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 |                | 2F 3         | 3F 5          |               |               | 6F 5            |                 | 8F 2+         | 9⊢ 1<br>TVA     |              | BF 3         |              |              | EF 3         | <sup>FF</sup> ety <sup>2</sup> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3 DIR           | 2 DIR          | 2 REL        | 2 DIR         | 1 INH         | 1 INH         | 2 IX1           |                 | 1 INH         | 1 INH           | 2 IMM        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX                           |

#### Table 8-3, Opcode Map (Sheet 1 of 2)

| INH  | Inherent   |
|------|------------|
| IMM  | Immediate  |
| DIR  | Direct     |
| EXT  | Extended   |
| DD   | DIR to DIR |
| IX+D | IX+ to DIR |

Relative Indexed, No Offset Indexed, 8-Bit Offset Indexed, 16-Bit Offset IMM to DIR DIR to IX+ REL IX IX1 IX2 IMD DIX+

SP1 SP2 IX+

IX1+

Stack Pointer, 8-Bit Offset Stack Pointer, 16-Bit Offset Indexed, No Offset with Post Increment Indexed, 1-Byte Offset with Post Increment

MC9S08MM128 Series Devices Reference Manual, Rev. 3

Opcode in Hexadecimal F0 3 SUB Instruction Mnemonic 1 IX Addressing Mode Number of Bytes

| Chapter 8. Central Processo | r Unit (S08CPUV5) |
|-----------------------------|-------------------|
|-----------------------------|-------------------|

г

| Bit-Mani | pulation | Branch | Rea | d-Modify-W | rite                    | • | Con | trol | · ·                    |                         | Register                | /Memory                |                        |                         |
|----------|----------|--------|-----|------------|-------------------------|---|-----|------|------------------------|-------------------------|-------------------------|------------------------|------------------------|-------------------------|
|          |          |        |     |            | 9E60 6<br>NEG<br>3 SP1  |   |     |      |                        |                         |                         | 9ED0 5<br>SUB<br>4 SP2 | 9EE0 4<br>SUB<br>3 SP1 |                         |
|          |          |        |     |            | 9E61 6<br>CBEQ<br>4 SP1 |   |     |      |                        |                         |                         | 9ED1 5<br>CMP<br>4 SP2 | 9EE1 4<br>CMP<br>3 SP1 |                         |
|          |          |        |     |            |                         |   |     |      |                        |                         |                         | 9ED2 5<br>SBC<br>4 SP2 | 9EE2 4<br>SBC<br>3 SP1 |                         |
|          |          |        |     |            | 9E63 6<br>COM<br>3 SP1  |   |     |      |                        |                         |                         | 9ED3 5<br>CPX<br>4 SP2 | 9EE3 4<br>CPX<br>3 SP1 | 9EF3 6<br>CPHX<br>3 SP1 |
|          |          |        |     |            | 9E64 6<br>LSR<br>3 SP1  |   |     |      |                        |                         |                         | 9ED4 5<br>AND<br>4 SP2 | 9EE4 4<br>AND<br>3 SP1 |                         |
|          |          |        |     |            |                         |   |     |      |                        |                         |                         | 9ED5 5<br>BIT<br>4 SP2 | 9EE5 4<br>BIT<br>3 SP1 |                         |
|          |          |        |     |            | 9E66 6<br>ROR<br>3 SP1  |   |     |      |                        |                         |                         | 9ED6 5<br>LDA<br>4 SP2 | 9EE6 4<br>LDA<br>3 SP1 |                         |
|          |          |        |     |            | 9E67 6<br>ASR<br>3 SP1  |   |     |      |                        |                         |                         | 9ED7 5<br>STA<br>4 SP2 | 9EE7 4<br>STA<br>3 SP1 |                         |
|          |          |        |     |            | 9E68 6<br>LSL<br>3 SP1  |   |     |      |                        |                         |                         | 9ED8 5<br>EOR<br>4 SP2 | 9EE8 4<br>EOR<br>3 SP1 |                         |
|          |          |        |     |            | 9E69 6<br>ROL<br>3 SP1  |   |     |      |                        |                         |                         | 9ED9 5<br>ADC<br>4 SP2 | 9EE9 4<br>ADC<br>3 SP1 |                         |
|          |          |        |     |            | 9E6A 6<br>DEC<br>3 SP1  |   |     |      |                        |                         |                         | 9EDA 5<br>ORA<br>4 SP2 | 9EEA 4<br>ORA<br>3 SP1 |                         |
|          |          |        |     |            | 9E6B 8<br>DBNZ<br>4 SP1 |   |     |      |                        |                         |                         | 9EDB 5<br>ADD<br>4 SP2 | 9EEB 4<br>ADD<br>3 SP1 |                         |
|          |          |        |     |            | 9E6C 6<br>INC<br>3 SP1  |   |     |      |                        |                         |                         |                        |                        |                         |
|          |          |        |     |            | 9E6D 5<br>TST<br>3 SP1  |   |     |      |                        |                         |                         |                        |                        |                         |
|          |          |        |     |            |                         |   |     |      | 9EAE 5<br>LDHX<br>2 IX | 9EBE 6<br>LDHX<br>4 IX2 | 9ECE 5<br>LDHX<br>3 IX1 | 9EDE 5<br>LDX<br>4 SP2 | 9EEE 4<br>LDX<br>3 SP1 | 9EFE 5<br>LDHX<br>3 SP1 |
|          |          |        |     |            | 9E6F 6<br>CLR<br>3 SP1  |   |     |      |                        |                         |                         | 9EDF 5<br>STX<br>4 SP2 | 9EEF 4<br>STX<br>3 SP1 | 9EFF 5<br>STHX<br>3 SP1 |

#### Table 8-3. Opcode Map (Sheet 2 of 2)

Inherent Immediate Direct Extended DIR to DIR IX+ to DIR INH IMM DIR EXT DD IX+D

REL IX IX1 IX2 IMD DIX+ Relative Indexed, No Offset Indexed, 8-Bit Offset Indexed, 16-Bit Offset IMM to DIR DIR to IX+ Stack Pointer, 8-Bit Offset Stack Pointer, 16-Bit Offset Indexed, No Offset with Post Increment Indexed, 1-Byte Offset with Post Increment

SP1 SP2 IX+

IX1+

Note: All Sheet 2 Opcodes are Preceded by the Page 2 Prebyte (9E)

Prebyte (9E) and Opcode in Hexadecimal 9E60 6 HCS08 Cycles Number of Bytes 3 SP1 Addressing Mode

# Chapter 9 Programmable Analog Comparator (S08PRACMPV1)

## 9.1 Introduction

The PRACMP is a CMOS comparator with a programmable reference input. For the MM family, the comparator has up to 4 input pins, each of them can be compared with any input pins. There is also a internal programmable reference generator which divides the VIn into 32 levels, the VIn can be selected from two external sources. Output of this reference generator can be one of the eight inputs of comparator. The comparator circuit is designed to operate across the full range of the supply voltage (rail-to-rail operation).

## 9.1.1 PRACMP Configuration Information

When using the bandgap reference voltage for input to PRACMP, enable the VREF output to supply a reference signal to the PRACMP. See chapter VREF for information on how to enable the VREF output. For the value of the bandgap voltage reference, see the MC9S08MM128 series data sheet.

#### NOTE

For the MC9S08MM128 series devices,  $V_{in2}$  is connected to VREFO. Therefore, the PRGINS bit n the PRACMP1 register selects:

- VREFO when PRGINS=0
- V<sub>DD</sub> when PRGINS=1

## 9.1.2 PRACMP/TPM Configuration Information

The PRACMP module can be configured to connect the output of the analog comparator to TPM1 input capture channel 0 by setting the ACIC bit in SOPT2. With ACIC set, the TPM1CH0 pin is not available externally regardless of the configuration of the TPM1 module.

## 9.1.3 PRACMP Clock Gating

The bus clock to the ACMP can be gated on and off using the PRACMP bit in SCGC2. This bit is set after any reset, which enables the bus clock to this module. To conserve power, the PRACMP bit can be cleared to disable the clock to this module when not in use. See Section 5.7.9, "System Clock Gating Control 2 Register (SCGC2)," for details.



Figure 9-1. MC9S08MM128 series Block Diagram

### 9.1.4 Features

PRACMP features include:

- MC9S08MM128 series On-chip programmable reference generator output (1/32  $V_{in}$  to  $V_{in}$ , step is 1/32  $V_{in}$ ,  $V_{in}$  can be selected from external  $V_{DD}$  and internal VREFO)
- Typically 5 mV of input offset
- Less than 40  $\mu$ A in enable mode and less than 1 nA in disable mode (excluding programmable reference generator)
- Fixed ACMP hysteresis which is from 3 mV to 20 mV
- Up to eight selectable comparator inputs; each input can be compared with any input by any polarity sequence
- Selectable interrupt on rising edge, falling edge, or either rising or falling edges of comparator output
- Remains operational in stop3 mode

## 9.1.5 Modes of Operation

This section defines the PRACMP operation in wait, stop, and background debug modes.

#### 9.1.5.1 Operation in Wait Mode

The PRACMP continues to operate in wait mode if enabled. The interrupt can wake up the MCU if enabled.

#### 9.1.5.2 Operation in Stop Mode

The PRACMP (including PRG and ACMP) continues to operate in stop3 mode if enabled. If ACIEN is set, a PRACMP interrupt still can be generated to wake the MCU up from stop3 mode.

If the stop3 is exited by an interrupt, the PRACMP remains the setting before entering the stop. If stop3 is exited with a reset, the PRACMP goes into its reset.

To conserve power, turn it off if its output is not used as a reference input of ACMP, because the PRG consumes additional power.

In stop2 mode, the PRACMP is shut down completely. Any waking up from stop2 brings PRACMP to its reset state.

### 9.1.5.3 Operation in Background Mode

When the MCU is in active background debug mode, the PRACMP continues operating normally.

Chapter 9. Programmable Analog Comparator (S08PRACMPV1)

### 9.1.6 Block Diagram

The block diagram of the PRACMP module is shown in Figure 9-2.



Figure 9-2. PRACMP Block Diagram

# 9.2 External Signal Description

The output of PRACMP can also be mapped to an external pin. When the output is mapped to an external pin, register bit ACOPE controls the pin to enable/disable the PRACMP output function.

## 9.3 Memory Map and Register Definition

Table 9-1 is the memory map of the programmable reference analog comparator (PRACMP).

 Table 9-1. Module Memory Map

| Address    | Use                                           | Access     |
|------------|-----------------------------------------------|------------|
| Base + \$0 | PRACMP Control and Status Register (PRACMPCS) | Read/Write |
| Base + \$1 | PRACMP Control Register 0 (PRACMPC0)          | Read/Write |
| Base + \$2 | PRACMP Control Register 1 (PRACMPC1)          | Read/Write |
| Base + \$3 | PRACMP Control Register 2 (PRACMPC2)          | Read/Write |

Refer to the direct-page register summary in the memory chapter of this reference manual for the absolute address assignments for all PRACMP registers.

## 9.3.1 PRACMP Control and Status Register (PRACMPCS)



Table 9-2. PRACMPCS Descriptions

| Field      | Description                                                                                                                                                                                                                                                       |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ACEN  | ACMP enable control bit<br>0 The ACMP is disabled<br>1 The ACMP is enabled                                                                                                                                                                                        |
| 6<br>ACMPF | <b>ACMP Interrupt Flag Bit</b> — Synchronously set by hardware when ACMP output has a valid edge defined by ACINTS[1:0]. The setting of this bit lags the ACMPO 2 bus clocks. Clear ACMPF bit by writing a 0 to this bit. Writing a 1 to this bit has not effect. |
| 4<br>ACOPE | <ul> <li>ACMP Output Pin Enable — ACOPE enables the pad logic so that the output can be placed onto an external pin</li> <li>0 Output of ACMP can't be placed onto external pin</li> <li>1 Output of ACMP can be placed onto external pin</li> </ul>              |

| Field                  | Description                                                                                                                                                                                                                                                                                                                                            |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>ACMPO             | <ul> <li>ACMP Output Bit — ACMP output is synchronized by bus clock to form this bit. It changes following the ACMP output. This bit is a read only bit.</li> <li>Set when the output of the ACMP is high</li> <li>Cleared when the output of the ACMP is low</li> <li>After any reset or when the ACMP is disabled, this bit is read as 0.</li> </ul> |
| 2:1<br>ACINTS<br>[1:0] | <ul> <li>ACMP Interrupt Select — Determines the sensitivity modes of the interrupt trigger.</li> <li>00 ACMP interrupt on output falling or rising edge</li> <li>01 ACMP interrupt on output falling edge</li> <li>10 ACMP interrupt on output rising edge</li> <li>11 Reserved</li> </ul>                                                             |
| 0<br>ACIEN             | <ul> <li>ACMP Interrupt Enable — Enables an ACMP CPU interrupt</li> <li>1 Enable the ACMP Interrupt</li> <li>0 Disable the ACMP Interrupt</li> </ul>                                                                                                                                                                                                   |

## 9.3.2 PRACMP Control Register 0 (PRACMPC0)



<sup>1</sup> Selects negative input, same as ACPSEL

| Field              | Description                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:4<br>ACPSEL[2:0] | ACMP Positive Input Select <sup>1</sup> 000       External reference 0, CMPP0         001       External reference 1, CMPP1         010       External reference 2, CMPP2         011       External reference 3, CMPP3         100       GPAMP1 Output , OPAMP OUT1         101       GPAMP2 Output , OPAMP OUT2         110       Buffered Bandgap Voltage , PMC bandgap VREF |
|                    | 111 Internal PRG output, external V <sub>DD</sub> , VREF out                                                                                                                                                                                                                                                                                                                    |
| 2:0                | ACMP Negative Input Select <sup>1</sup>                                                                                                                                                                                                                                                                                                                                         |
| ACNSEL[2:0]        | 000 External reference 0, CMPP0                                                                                                                                                                                                                                                                                                                                                 |
|                    | 001 External reference 1, CMPP1                                                                                                                                                                                                                                                                                                                                                 |
|                    | 010 External reference 2, CMPP2                                                                                                                                                                                                                                                                                                                                                 |
|                    | 011 External reference 3, CMPP3                                                                                                                                                                                                                                                                                                                                                 |
|                    | 100 GPAMPT Output, OPAMP OUT1                                                                                                                                                                                                                                                                                                                                                   |
|                    | 110 Buffered Bandgan Voltage PMC bandgan VBEF                                                                                                                                                                                                                                                                                                                                   |
|                    | 111 Internal PRG output, external V <sub>DD</sub> , VREF out                                                                                                                                                                                                                                                                                                                    |

#### Table 9-3. PRACMPC0 Field Descriptions

Do not configure ACPSEL and ACNSEL to use the same value to operate the comparator. Selecting the same channel for the comparator may cause an unstable oscilliation on the output of the comparator.

## 9.3.3 PRACMP Control Register 1 (PRACMPC1)



#### Figure 9-5. PRACMP Control Register 1 (PRACMPC1)

#### Table 9-4. PRACMPC1 Field Descriptions

| Field      | Description                                                                                                                                                                                                   |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>PRGEN | <ul> <li>Programmable Reference Generator Enable — The PRGEN bit starts the Programmable Reference Generator operation.</li> <li>0 The PRG system is disabled</li> <li>1 The PRG system is enabled</li> </ul> |

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

1

| Field             | Description                                                                                                                                                                                                                                                                                  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>PRGINS       | <ul> <li>Programmable Reference Generator Input Selection</li> <li>0 The PRG selects VREF out (~1.2V) as the reference voltage</li> <li>1 The PRG selects V<sub>in1</sub> (external power supply)as the reference voltage</li> </ul>                                                         |
| 4:0<br>PRGOS[4:0] | Programmable Reference Generator Output Selection — The output voltage is selected by the following formula:<br>V <sub>output</sub> = (V <sub>in</sub> /32)x(PRGOS[4:0]+1)<br>The V <sub>output</sub> range is from V <sub>in</sub> /32 to V <sub>in</sub> , the step is V <sub>in</sub> /32 |

#### Table 9-4. PRACMPC1 Field Descriptions

### Table 9-5 lists the output configuration of programmable reference generator (PRG).

| PRGOS[4:0] | Output Voltage of PRG |
|------------|-----------------------|
| 00000      | 1V <sub>In</sub> /32  |
| 00001      | 2V <sub>In</sub> /32  |
| 00010      | 3V <sub>In</sub> /32  |
| 00011      | 4V <sub>In</sub> /32  |
| 00100      | 5V <sub>In</sub> /32  |
| 00101      | 6V <sub>In</sub> /32  |
| 00110      | 7V <sub>In</sub> /32  |
| 00111      | 8V <sub>In</sub> /32  |
| 01000      | 9V <sub>In</sub> /32  |
| 01001      | 10V <sub>In</sub> /32 |
| 01010      | 11V <sub>In</sub> /32 |
| 01011      | 12V <sub>In</sub> /32 |
| 01100      | 13V <sub>In</sub> /32 |
| 01101      | 14V <sub>In</sub> /32 |
| 01110      | 15V <sub>In</sub> /32 |
| 01111      | 16V <sub>In</sub> /32 |
| 10000      | 17V <sub>In</sub> /32 |
| 10001      | 18V <sub>In</sub> /32 |
| 10010      | 19V <sub>In</sub> /32 |
| 10011      | 20V <sub>In</sub> /32 |
| 10100      | 21V <sub>In</sub> /32 |
| 10101      | 22V <sub>In</sub> /32 |
| 10110      | 23V <sub>In</sub> /32 |
| 10111      | 24V <sub>In</sub> /32 |
| 11000      | 25V <sub>In</sub> /32 |
| 11001      | 26V <sub>In</sub> /32 |
| 11010      | 27V <sub>In</sub> /32 |
| 11011      | 28V <sub>In</sub> /32 |

#### Table 9-5. PRG Out Configuration

#### Chapter 9. Programmable Analog Comparator (S08PRACMPV1)

| PRGOS[4:0] | Output Voltage of PRG |
|------------|-----------------------|
| 11100      | 29V <sub>In</sub> /32 |
| 11101      | 30V <sub>In</sub> /32 |
| 11110      | 31V <sub>In</sub> /32 |
| 11111      | V <sub>In</sub>       |

#### Table 9-5. PRG Out Configuration (Continued)

## 9.3.4 PRACMP Control Register 2 (PRACMPC2)

Module Base + \$3



#### Figure 9-6. PRACMP Control Register 2 (PRACMPC2)

Table 9-6. PRACMPC2 Field Descriptions

| Field                | Description                                                                                                                                                                                                                                                                  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0<br>ACIPE6:ACIPE0 | <ul> <li>ACMP Input Pin Enable — This 7-bit register controls if the corresponding PRACMP external pin can be driven an analog input.</li> <li>The corresponding external analog input is not allowed</li> <li>The corresponding external analog input is allowed</li> </ul> |

## 9.4 Functional Description

The PRACMP module is functionally composed of two parts: programmable reference generator (PRG) and analog comparator (ACMP).

The programmable reference generator (PRG) includes a 32-level DAC (digital to analog convertor) and relevant control logic. PRG can select one of two reference inputs,  $V_{in1}$ (external Vdd) or  $V_{in2}$ (internal regulated Vdd), as the DAC input  $V_{in}$  by setting PRGINS bit of PRACMPC1. After the DAC is enabled, it converts the data set in PRGOS[4:0] bits of PRACMPC1 to a stepped analog output which is fed into ACMP as an internal reference input. This stepped analog ouput is also mapped out of the module. The output voltage range is from  $V_{in}/32$  to  $V_{in}$ . The step size is  $V_{in}/32$ .

The ACMP can achieve the analog comparison between positive input and negative input, and then give out a digital output and relevant interrupt. Both the positive and negative input of ACMP can be selected from the eight common inputs: seven external reference inputs and one internal reference input from the PRG output. The positive input of ACMP is selected by ACPSEL[2:0] bits of PRACMPC0 and the negative input is selected by ACNSEL[2:0] bits of PRACMPC0. Any pair of the eight inputs can be compared by configuring the PRACMPC0 with the appropriate value.

#### Chapter 9. Programmable Analog Comparator (S08PRACMPV1)

After the ACMP is enabled by setting ACEN in PRACMPCS, the comparison result appears as a digital output. Whenever a valid edge defined in ACINTS[1:0] occurs, the ACMPF bit in PRACMPCS register is asserted. If ACIEN is set, a PRACMP CPU interrupt occurs. The valid edge is defined by ACINTS[1:0]. When ACINTS[1:0] = 00, both the rising edge and falling edge on the ACMP output are valid. When ACINTS[1:0] = 01, only the falling edge on ACMP output is valid. When ACINTS[1:0] = 10, only rising edge on ACMP output is valid. ACINTS[1:0] = 11 is reserved.

The ACMP output is synchronized by the bus clock to generate ACMPO bit in PRACMPCS so that the CPU can read the comparison. In stop3 mode if the output of ACMP is changed, ACMPO can't be updated in time. The output can be synchronized and the ACMPO bit can be updated upon the waking up of the CPU because of the availability of the bus clock. The ACMPO changes following the comparison result, so it can serve as a tracking flag that continuously indicates the voltage delta on the inputs.

If a reference input external to the chip is selected as an input of ACMP, the corresponding ACIPE bit of PRACMPC2 should be set to enable the input from pad interface. If the output of the ACMP needs to be put onto the external pin, the ACOPE bit of PRACMPCS must enable the ACMP pin function of pad logic.

# 9.5 Setup and Operation of PRACMP

The two parts of PRACMP (PRG and ACMP) can be set up and operated independently. But if the PRG works as an input of the ACMP, the PRG must be configured before the ACMP is enabled.

Because the input-switching can cause problems on the ACMP inputs, the user should complete the input selection before enabling the ACMP and should not change the input selection setting when the ACMP is enabled to avoid unexpected output. Similarly, because the programmable reference generator (PRG) experiences a setup delay after the PRGOS[4:0] is changed, the user should complete the setting of PRGOS[4:0] before PRG is enabled.

## 9.6 Resets

During a reset the PRACMP is configured in the default mode. Both ACMP and PRG are disabled.

## 9.7 Interrupts

#### NOTE

If the bus clock is available when a valid edge (as defined in ACINTS[1:0]) occurs, the ACMPF bit in PRACMPCS register is asserted.

- If ACIEN is set, a PRACMP interrupt event occurs. The ACMPF bit remains asserted until the PRACMP interrupt is cleared by software
- When in stop3 mode, a valid edge on ACMP output generates an asynchronous interrupt which can wake the MCU up from stop3. To clear the interrupt, write a 0 to the ACMPF bit.

Chapter 9. Programmable Analog Comparator (S08PRACMPV1)

# Chapter 10 Analog-to-Digital Converter (S08ADC16V1)

## 10.1 Introduction

The 16-bit analog-to-digital converter (ADC) is a successive approximation ADC designed for operation within an integrated microcontroller system-on-chip.

Figure 10 shows the MC9S08MM128 series with the ADC module highlighted.

## 10.1.1 Status and Control and Result Registers

The MM128 Series of devices contains 8 Status and Control 1 registers and 8 result registers. These registers allow up to eight ADC conversions to occur using hardware triggering.

## 10.1.2 ADC and TRIAMP Configuration

The DADP2/DADM2 and DADP3/DADM3 pins are internally connected to the TRIOUTx /VINNx pins of the Trans-Impedance Amplifier (TRIAMP) peripheral. When deferential conversions are completed for these pins, it allows the voltage across an external feedback resistor to be analyzed.

## 10.1.3 Dedicated ADC Pins

The DADPn and DADMn pins are dedicated differential ADC pins.

## 10.1.4 ADC Reference Selection

The MC9S08MM128 has the ability to select from several different reference voltages for the ADC. The following table describes the options available for this device.

| REFSEL | Reference Source     |
|--------|----------------------|
| 00     | PAD, VREFH, VREFL    |
| 01     | Internal VREF module |
| 10     | PMC bandgap          |
| 11     | Reserved             |

Table 10-1. Reference Assignment

REFSEL is at the lowest 2 bits of register ADCSC2 and selects the voltage reference for the ADC.

• If REFSEL = 00, then PAD, VREFL, and VREFH act as the ADC conversion reference.

- If REFSEL = 01, then the internal VREF module output acts as the ADC conversion reference.
- If REFSEL = 10, then 1.2 V PMC bandgap output acts as the ADC conversion reference.
- If REFSEL = 11 (reserved), then selects the default voltage reference same as REFSEL = 2'b00.

## 10.1.5 Module Configurations

This section provides device-specific information for configuring the ADC on MC9S08MM128 series.

#### 10.1.5.1 Configurations for Stop Modes

The ADC, if enabled, must be configured to use the asynchronous clock source, ADACK, to meet the ADC minimum frequency requirements. The VREF output must be enabled in order to convert the bandgap channel in stop mode.

#### 10.1.5.2 Differential Channel Assignments

The ADC differential channel assignments for the MC9S08MM128 series devices are shown in Table 10-2. Differential channels are selected when the DIFFn bit in the corresponding ADSC1n register is set (DIFFn= 1). Reserved channels convert to an unknown value.

| ADCH  | Channel | Input           | Pin<br>Control | ADCH  | Channel               | Input                              | Pin Control |
|-------|---------|-----------------|----------------|-------|-----------------------|------------------------------------|-------------|
| 00000 | DAD0    | DADP0 and DADM0 | ADPC0          | 10000 | R                     | Reserved                           | N/A         |
| 00001 | DAD1    | DADP1 and DADM1 | ADPC1          | 10001 | R                     | Reserved                           | N/A         |
| 00010 | DAD2    | DADP2 and DADM2 | ADPC2          | 10010 | R                     | Reserved                           | N/A         |
| 00011 | DAD3    | DADP3 and DADM3 | ADPC3          | 10011 | R                     | Reserved                           | N/A         |
| 00100 | R       | Reserved        | N/A            | 10100 | R                     | Reserved                           | N/A         |
| 00101 | R       | Reserved        | N/A            | 10101 | R                     | Reserved                           | N/A         |
| 00110 | R       | Reserved        | N/A            | 10110 | R                     | Reserved                           | N/A         |
| 00111 | R       | Reserved        | N/A            | 10111 | R                     | Reserved                           | N/A         |
| 01000 | R       | Reserved        | N/A            | 11000 | R                     | Reserved                           | N/A         |
| 01001 | R       | Reserved        | N/A            | 11001 | R                     | Reserved                           | N/A         |
| 01010 | R       | Reserved        | N/A            | 11010 | Temp-<br>Differential | Temperature<br>Sensor <sup>1</sup> | N/A         |
| 01011 | R       | Reserved        | N/A            | 11011 | Bandgap               | PMC Bandgap                        | N/A         |
| 01100 | R       | Reserved        | N/A            | 11100 | R                     | Reserved                           | N/A         |
| 01101 | R       | Reserved        | N/A            | 11101 | V <sub>REFH</sub>     | V <sub>REFH</sub>                  | N/A         |
| 01110 | R       | Reserved        | N/A            | 11110 | R                     | Reserved                           | N/A         |
| 01111 | R       | Reserved        | N/A            | 11111 | Module<br>Disabled    | None                               | N/A         |

 Table 10-2. ADC Differential Channel Assignment

<sup>1</sup> 1 For information, see Section 10.1.5.6, "Temperature Sensor."

### 10.1.5.3 Single-Ended Channel Assignments

The ADC single-ended channel assignments for the MC9S08MM128 series devices are shown in Table 10-3. Single ended channels are selected when the DIFFn bit in the corresponding ADSC1n register is cleared (DIFFn= 0). Reserved channels convert to an unknown value.

| ADCH  | Channel | Input                    | Pin<br>Control | ADCH  | Channel              | Input                              | Pin<br>Control |
|-------|---------|--------------------------|----------------|-------|----------------------|------------------------------------|----------------|
| 00000 | DADP0   | DADP0                    | ADPC0          | 10000 | AD16                 | OUT2<br>(from OPAMP)               | ADPC16         |
| 00001 | DADP1   | DADP1                    | ADPC1          | 10001 | AD17                 | DACO                               | ADPC17         |
| 00010 | DADP2   | TRIOUT1/DADP2            | ADPC2          | 10010 | AD18                 | Reserved                           | ADPC18         |
| 00011 | DADP3   | TRIOUT2/DADP3            | ADPC3          | 10011 | AD19                 | Reserved                           | ADPC19         |
| 00100 | AD4     | PTA2/KBI1P1/RX1/ADP4     | ADPC4          | 10100 | AD20                 | Reserved                           | ADPC20         |
| 00101 | AD5     | PTA3/KBI1P2/FB_D6/ADP5   | ADPC5          | 10101 | AD21                 | Reserved                           | ADPC21         |
| 00110 | AD6     | PTC2/KBI1P5/SPSCK2/ADP6  | ADPC6          | 10110 | AD22                 | Reserved                           | ADPC22         |
| 00111 | AD7     | PTC3/KBI1P6/SS2/ADP7     | ADPC7          | 10111 | AD23                 | Reserved                           | ADPC23         |
| 01000 | AD8     | PTC4/KBI1P7/CMPP0/ADP8   | ADPC8          | 11000 | AD24                 | VREFO                              | ADPC24         |
| 01001 | AD9     | PTC5/KBI2P0/CMPP1/ADP9   | ADPC9          | 11001 | R                    | Reserved                           | N/A            |
| 01010 | AD10    | PTC6/KBI2P1/PACMPO/ADP10 | ADPC10         | 11010 | Temp<br>Single-ended | Temperature<br>Sensor <sup>1</sup> | N/A            |
| 01011 | AD11    | PTC7/KBI2P2/CLKOUT/ADP11 | ADPC11         | 11011 | Bandgap              | PMC Bandgap                        | N/A            |
| 01100 | AD12    | Reserved                 | N/A            | 11100 | R                    | Reserved                           | N/A            |
| 01101 | AD13    | Reserved                 | N/A            | 11101 | V <sub>REFH</sub>    | V <sub>REFH</sub>                  | N/A            |
| 01110 | AD14    | ACMP_OUT                 | ADPC14         | 11110 | V <sub>REFL</sub>    | V <sub>REFL</sub>                  | N/A            |
| 01111 | AD15    | OUT1<br>(from OPAMP)     | ADPC15         | 11111 | Module<br>Disabled   | None                               | N/A            |

Table 10-3. ADC Single-Ended Channel Assignment

For information, see Section 10.1.5.6, "Temperature Sensor."

#### NOTE

Enable the VREF output to supply the bandgap voltage. See Chapter 25, "Voltage Reference Module (S08VREFV1)," for information on how to enable the VREF output. For the value of the bandgap voltage reference, see the data sheet.

#### 10.1.5.4 Alternate Clock

The ADC is capable of performing conversions using the MCU bus clock, the bus clock divided by two, the local asynchronous clock (ADACK) within the module, or the alternate clock (ALTCLK). The ALTCLK on the MC9S08MM128 series is connected to the MCGERCLK. See Chapter 15, "Multipurpose Clock Generator (S08MCGV3)" for more information.

### 10.1.5.5 Hardware Triggers

The ADC hardware trigger can be provided from the:

- Time of Day (TOD) module
- Programmable Delay Block (PDB)

The ADCTRS bit from the SIMIPS register selects the hardware trigger source.

The PDB can be configured to generate up to eight hardware trigger select signals. The ADC hardware trigger select signals pre-select one of the eight ADCSC1n registers as the source for the next ADC conversion.

### 10.1.5.6 Temperature Sensor

The ADC module includes a temperature sensor whose output is connected to one of the ADC analog channel inputs. Equation 10-1 provides an approximate transfer function of the temperature sensor.

Temp = 25 - ((
$$V_{TEMP} - V_{TEMP25}$$
)  $\div$  m) Eqn.

where:

- V<sub>TEMP</sub> is the voltage of the temperature sensor channel at the ambient temperature.

- V<sub>TEMP25</sub> is the voltage of the temperature sensor channel at 25°C.

— m is the hot or cold voltage versus temperature slope in  $V/^{\circ}C$ .

For temperature calculations, use the  $V_{\text{TEMP25}}$  and m values in the data sheet.

In application code, the user reads the temperature sensor channel, calculates  $V_{TEMP}$  and compares it to  $V_{TEMP25}$ . If  $V_{TEMP}$  is greater than  $V_{TEMP25}$  the cold slope value is applied in Equation 10-1. If  $V_{TEMP}$  is less than  $V_{TEMP25}$  the hot slope value is applied in Equation 10-1.

10-1

Chapter 10. Analog-to-Digital Converter (S08ADC16V1)



## 10.1.6 ADC Clock Gating

The bus clock to the ADC can be gated on and off using the ADC bit in SCGC1. This bit is set after any reset, which enables the bus clock to this module. To conserve power, the ADC bit can be cleared to disable the clock to this module when not in use. See Section 5.7.8, "System Clock Gating Control 1 Register (SCGC1)," for details.

## 10.1.7 Features

Features of the ADC module include:

- Linear successive approximation algorithm with up to 16-bit resolution
- Up to four pairs of differential and 24 single-ended external analog inputs
- Output Modes:
  - Differential 16-bit, 13-bit, 11-bit, and 9-bit modes
  - Single-ended 16-bit, 12-bit, 10-bit, and 8-bit modes
- Output formatted in 2s complement 16b sign extended for differential modes
- Output in right-justified unsigned format for single-ended
- Single or continuous conversion (automatic return to idle after single conversion)
- Configurable sample time and conversion speed/power
- Conversion complete / Hardware average complete flag and interrupt
- Input clock selectable from up to four sources
- Operation in wait or stop3 modes for lower noise operation
- Asynchronous clock source for lower noise operation with option to output the clock
- Selectable asynchronous hardware conversion trigger with hardware channel select
- Automatic compare with interrupt for less-than, greater-than or equal-to, within range, or out-of-range, programmable value
- Temperature sensor
- Hardware average function
- Selectable voltage reference
  - Internal
  - External
  - Alternate
- Self-Calibration mode

## 10.1.8 Block Diagram

Figure 10-2 provides a block diagram of the ADC module.
Chapter 10. Analog-to-Digital Converter (S08ADC16V1)



Figure 10-2. ADC Block Diagram

## **10.2 External Signal Description**

The ADC module supports up to four pairs of differential inputs and 24 single-ended inputs. Each differential pair requires two inputs, DADPx and DADMx. The ADC also requires four supply/reference/ground connections.

| Name        | Function                           |
|-------------|------------------------------------|
| DADP0-DADP3 | Differential Analog Channel Inputs |
| DADM0-DADM3 | Differential Analog Channel Inputs |

| Table | 10-4. | Signal | Properties |
|-------|-------|--------|------------|
|-------|-------|--------|------------|

| Name                  | Function                      |
|-----------------------|-------------------------------|
| AD4–AD23              | Analog Channel inputs         |
| V <sub>REFSH</sub>    | Voltage Reference Select High |
| V <sub>REFSL</sub>    | Voltage Reference Select Low  |
| V <sub>DDAD</sub>     | Analog power supply           |
| V <sub>SSAD</sub> Ana | log ground                    |

Table 10-4. Signal Properties (Continued)

## 10.2.1 Analog Power (V<sub>DDAD</sub>)

The ADC analog portion uses  $V_{DDAD}$  as its power connection. In some packages,  $V_{DDAD}$  is connected internally to  $V_{DD}$ . If externally available, connect the  $V_{DDAD}$  pin to the same voltage potential as  $V_{DD}$ . External filtering may be necessary to ensure clean  $V_{DDAD}$  for good results.

## 10.2.2 Analog Ground (V<sub>SSAD</sub>)

The ADC analog portion uses  $V_{SSAD}$  as its ground connection. In some packages,  $V_{SSAD}$  is connected internally to  $V_{SS}$ . If externally available, connect the  $V_{SSAD}$  pin to the same voltage potential as  $V_{SS}$ .

## 10.2.3 Voltage Reference Select High (V<sub>REFSH</sub>)

 $V_{REFSH}$  is the high-reference voltage for the converter.

The ADC can be configured to accept one of three voltage reference pairs for  $V_{REFSH}$ . Each pair contains a positive reference which must be between the minimum Ref Voltage High (defined in) and  $V_{DDAD}$ , and a ground reference which must be at the same potential as  $V_{SSAD}$ .

The three pairs are:

- external ( $V_{REFH}$  and  $V_{REFL}$ )
- alternate  $(V_{ALTH} \text{ and } V_{ALTL})$
- internal bandgap ( $V_{BGH}$  and  $V_{BGL}$ )

These voltage references are selected using the REFSEL bits in the ADCSC2 register. The alternate ( $V_{ALTH}$  and  $V_{ALTL}$ ) voltage reference pair may select additional external pins or internal sources depending on MCU configuration. Consult the module introduction for information on the Voltage References specific to this MCU.

In some packages,  $V_{REFH}$  is connected in the package to  $V_{DDAD}$ . If externally available, the positive reference(s) may be connected to the same potential as  $V_{DDAD}$  or may be driven by an external source to a level between the minimum Ref Voltage High (defined in the Data Sheet) and the  $V_{DDAD}$  potential ( $V_{REFH}$  must never exceed  $V_{DDAD}$ ).

# 10.2.4 Voltage Reference Select Low (V<sub>REFL</sub>)

 $V_{REFSL}$  is the low reference voltage for the converter. The ADC can be configured to accept one of three voltage reference pairs for  $V_{REFSL}$ . Each pair contains a positive reference which must be between the minimum Ref Voltage High (defined in Appendix A) and  $V_{DDAD}$ , and a ground reference which must be at the same potential as  $V_{SSAD}$ . The three pairs are external ( $V_{REFH}$  and  $V_{REFL}$ ), alternate ( $V_{ALTH}$  and  $V_{ALTL}$ ) and the internal bandgap ( $V_{BGH}$  and  $V_{BGL}$ ). These voltage references are selected using the REFSEL bits. The alternate ( $V_{ALTH}$  and  $V_{ALTL}$ ) voltage reference pair may select additional external pins or internal sources depending on MCU configuration. Consult the module introduction for information on the Voltage References specific to this MCU.

In some packages,  $V_{REFL}$  is connected in the package to  $V_{SSAD}$ . If externally available, connect the ground reference(s) to the same voltage potential as  $V_{SSAD}$ .

# 10.2.5 Analog Channel Inputs (ADx)

The ADC module supports up to 24 single-ended analog inputs. A single-ended input is selected for conversion through the ADCHn channel select bits when the DIFFn bit in the ADCSC1n register is low.

# 10.2.6 Differential Analog Channel Inputs (DADx)

The ADC module supports up to four differential analog channel inputs. Each differential analog input is a pair of external pins (DADPx and DADMx) referenced to each other to provide the most accurate analog to digital readings. A differential input is selected for conversion through the ADCHn channel select bits when the DIFFn bit in the ADCSC1n register bit is high.

# 10.3 Register Definition

These memory-mapped registers control and monitor operation of the ADC:

- Status and channel control registers, ADCSC1A:ADCSC1n
- Configuration registers, ADCCFG1 and ADCCFG2
- Data result registers, ADCRHA: ADCRLA to ADCRHn: ADCRLn
- Compare value registers, ADCCV1H, ADCCV1L, ADCCV2H, and ADCCV2L
- General status and control registers, ADCSC2 and ADCSC3
- Configuration registers, ADCCFG1 and ADCCFG2
- Offset Correction Registers, ADCOFSH and ADCOFSL
- Plus-input gain registers, ADCPGH and ADCPGL
- Minus-input gain registers, ADCMGH and ADCMGL
- Plus-side general calibration registers, ADCCLP0, ADCCLP1, ADCCLP2, ADCCLP3H, ADCCLP3L, ADCCLP4H, ADCCLP4L, ADCCLSP, ADCCLDP
- Minus-side general calibration registers, ADCCLM0, ADCCLM1, ADCCLM2, ADCCLM3H, ADCCLM3L, ADCCLM4H, ADCCLM4L, ADCCLSM, ADCCLDM
- Pin enable registers, APCTL1, APCTL2, APCTL3, and APCTL4

## 10.3.1 Status and Control Registers 1 (ADCSC1A:ADCSC1n)

This section describes the function of the ADC status and channel control registers, ADCSC1A through ADCSC1n. ADCSC1A is used for both software and hardware trigger modes of operation. ADCSC1B-ADCSC1n indicate potentially multiple ADCSC1 registers for use only in hardware trigger mode. Consult the module introduction for information on the number of ADCSC1n registers specific to this MCU. The ADCSC1A to ADCSC1n registers have identical fields, and are used in a "ping-pong" approach to control ADC operation. At any one point in time, only one of the ADCSC1A to ADCSC1n registers is actively controlling ADC conversions. Updating ADCSC1A while ADCSC1n is actively controlling a conversion is allowed (and vice-versa for any of the ADCSC1n registers specific to this MCU). Writing ADCSC1A while ADCSC1A is actively controlling a conversion aborts the current conversion. In software trigger mode (ADTRG=0), writes to ADCSC1A subsequently initiates a new conversion (if the ADCHn bits are equal to a value other than all 1s). Similarly, writing any of the ADCSC1n registers while that specific ADCSC1n registers are not used for software trigger operation and therefore writes to the ADCSC1B -ADCSC1n registers do not initiate a new conversion.





| Table 10-5. ADCSC1:ADCSC1n Fie | eld Descriptions |
|--------------------------------|------------------|
|--------------------------------|------------------|

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>COCOn | <b>Conversion Complete Flag</b> - The COCOn flag is a read-only bit that is set each time a conversion is completed when the compare function is disabled (ACFE=0) and the hardware average function is disabled (AVGE=0). When the compare function is enabled (ACFE=1), the COCOn flag is set upon completion of a conversion only if the compare result is true. When the hardware average function is enabled (AVGE=1), the COCOn flag is set upon completion of the selected number of conversions (determined by the AVGS bits). The COCO1 flag will also set at the completion of a Calibration sequence. The COCOn bit is cleared when the respective ADCSCn is written or when the respective ADCRLn is read. |
| 6<br>AIENn | <ul> <li>Interrupt Enable - AIENn enables conversion complete interrupts. When COCOn becomes set while the respective AIENn is high, an interrupt is asserted.</li> <li>0 Conversion complete interrupt disabled</li> <li>1 Conversion complete interrupt enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>DIFFn        | <ul> <li>Differential Mode Enable - DIFFn configures the ADC to operate in differential mode. When enabled this mode automatically selects from the differential channels, changes the conversion algorithm and the number of cycles to complete a conversion.</li> <li>0 Single-ended conversions and input channels are selected</li> <li>1 Differential conversions and input channels are selected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                              |
| 4:0<br>ADCHn[4:0] | <b>Input Channel Select</b> - The ADCHn bits form a 5-bit field that selects one of the input channels. The input channel decode is dependent upon the value of the DIFFn bit as detailed in Table 10-6. The successive approximation converter subsystem is turned off when the channel select bits are all set(ADCHn = 11111). This feature allows for explicit disabling of the ADC and isolation of the input channel from all sources. Terminating continuous conversions this way prevents an additional, single conversion from being performed. It is not necessary to set the channel select bits to all ones to place the ADC in a low-power state when continuous conversion are not enabled because the module automatically enters a low-power state when a conversion completes. |

#### Table 10-5. ADCSC1: ADCSC1n Field Descriptions (Continued)

| ADCHn       | Input Selected when DIFFn=0     | Input Selected when DIFFn=1                     |
|-------------|---------------------------------|-------------------------------------------------|
| 00000-00011 | DADP0-DADP3                     | DAD0-DAD3 <sup>1</sup>                          |
| 00100-10111 | AD4-AD23                        | Reserved                                        |
| 11000-11001 | Reserved                        | Reserved                                        |
| 11010       | Temp Sensor (single-ended)      | Temp Sensor (differential)                      |
| 11011       | Bandgap (single-ended)          | Bandgap (differential)                          |
| 11100       | Reserved                        | Reserved                                        |
| 11101       | V <sub>REFSH</sub> <sup>2</sup> | -V <sub>REFSH</sub> <sup>2</sup> (differential) |
| 11110       | V <sub>REFSL</sub> <sup>2</sup> | Reserved                                        |
| 11111       | Module disabled                 |                                                 |

#### Table 10-6. Input Channel Select

<sup>1</sup> DAD0-DAD3 are associated with the input pin pairs DADPx and DADMx.

<sup>2</sup> Voltage Reference selected is determined by the REFSEL bits in the ADCSC2 register. Refer to Section 10.4.3 for more information on voltage reference selection.

### 10.3.2 Configuration Register 1 (ADCCFG1)

ADCCFG1 selects the mode of operation, clock source, clock divide, and configure for low power or long sample time.



| Field              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADLPC         | <ul> <li>Low-Power Configuration - ADLPC controls the power configuration of the successive approximation converter. This optimizes power consumption when higher sample rates are not required.</li> <li>0 Normal power configuration</li> <li>1 Low-power configuration: The power is reduced at the expense of maximum clock speed.</li> </ul>                                                                                                                                                                                                                                                                                                                                         |
| 6:5<br>ADIV[6:5]   | <b>Clock Divide Select</b> - ADIV selects the divide ratio used by the ADC to generate the internal clock ADCK.<br>Table 10-8 shows the available clock configurations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4<br>ADLSMP        | <ul> <li>Sample Time Configuration - ADLSMP selects between different sample times based on the conversion mode selected. This bit adjusts the sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption when continuous conversions are enabled if high conversion rates are not required. When ADLSMP=1, the Long Sample Time Select bits (ADLSTS[1:0]) can select the extent of the long sample time.</li> <li>Short sample time</li> <li>Long sample time (The ADLTS bits can select the extent of the long sample time)</li> </ul> |
| 3:2<br>MODE[3:2]   | <b>Conversion Mode Selection</b> - MODE bits are used to select between the ADC resolution mode. See Table 10-9.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1:0<br>ADICLK[1:0] | Input Clock Select - ADICLK bits select the input clock source to generate the internal clock ADCK. See Table 10-10.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### Table 10-7. ADCCFG1 Register Field Descriptions

#### Table 10-8. Clock Divide Select

| ADIV | Divide Ratio | Clock Rate      |
|------|--------------|-----------------|
| 00   | 1            | Input clock     |
| 01   | 2            | Input clock ÷ 2 |
| 10   | 4            | Input clock ÷ 4 |
| 11   | 8            | Input clock ÷ 8 |

#### Table 10-9. Conversion Modes

| MODE | DIFFn | Conversion Mode Description                              |
|------|-------|----------------------------------------------------------|
| 00   | 0     | single-ended 8-bit conversion                            |
| 00   | 1     | Differential 9-bit conversion with 2s complement output  |
| 01   | 0     | single-ended 12-bit conversion                           |
| 01   | 1     | Differential 13-bit conversion with 2s complement output |
| 10   | 0     | single-ended 10-bit conversion                           |
| 10   | 1     | Differential 11-bit conversion with 2s complement output |
| 11   | 0     | single-ended 16-bit conversion                           |
| 11   | 1     | Differential 16-bit conversion with 2s complement output |

| ADICLK | Selected Clock Source      |
|--------|----------------------------|
| 00     | Bus clock                  |
| 01     | Bus clock divided by 2     |
| 10     | Alternate clock (ALTCLK)   |
| 11     | Asynchronous clock (ADACK) |

Table 10-10. Input Clock Select

### 10.3.3 Configuration Register 2 (ADCCFG2)

ADCCFG2 selects differential mode, the special high speed configuration for very high speed conversions, and selects the long sample time duration during long sample mode.



Figure 10-5. Configuration Register 2 (ADCCFG2)

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>ADACKEN  | <ul> <li>Asynchronous clock output enable - ADACKEN enables the ADC's asynchronous clock source and the clock source output regardless of the conversion and input clock select (ADICLK bits) status of the ADC. Based on MCU configuration the asynchronous clock may be used by other modules (see module introduction section). Setting this bit allows the clock to be used even while the ADC is idle or operating from a different clock source. Also, latency of initiating a single or first-continuous conversion with the asynchronous clock selected is reduced since the ADACK clock is already operational.</li> <li>O Asynchronous clock output disabled; Asynchronous clock only enabled if selected by ADICLK and a conversion is active</li> <li>1 Asynchronous clock and clock output enabled regardless of the state of the ADC</li> </ul> |
| 2<br>ADHSC    | <ul> <li>High Speed Configuration- ADHSC configures the ADC for very high speed operation. The conversion sequence is altered (4 ADCK cycles added to the conversion time) to allow higher speed conversion clocks.</li> <li>0 Normal conversion sequence selected</li> <li>1 High speed conversion sequence selected (4 additional ADCK cycles to total conversion time)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1:0<br>ADLSTS | Long Sample Time Select - ADLSTS selects between the extended sample times when long sample time is selected (ADLSMP=1). This allows higher impedance inputs to be æcurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption when continuous conversions are enabled if high conversion rates are not required.<br>00 Default longest sample time (20 extra ADCK cycles; 24 ADCK cycles total)<br>01 12 extra ADCK cycles; 16 ADCK cycles total sample time<br>10 6 extra ADCK cycles; 10 ADCK cycles total sample time<br>11 2 extra ADCK cycles; 6 ADCK cycles total sample time                                                                                                                                                                                |

# 10.3.4 Data Result Registers (ADCRHA:ADCRLA to ADCRHn:ADCRLn)

The Data Result Registers (ADCRHA:ADCRLA to ADCRHn:ADCRLn) contain the result of an ADC conversion of the channel selected by the respective status and channel control register (ADCSC1A:ADCSC1n). For every ADCSC1A:ADCSC1n status and channel control register, there is a respective ADCRHA:ADCRLA to ADCRHn:ADCRLn data result register. Consult the module introduction for information on the number of ADCRHn:ADCRLn registers specific to this MCU.Reading ADCRHn prevents the ADC from transferring subsequent conversion results into the result registers until ADCRLn is read. If ADCRLn is not read until after the next conversion is completed, the intermediate conversion result is lost. In 8-bit single-ended mode, there is no interlocking with ADCRLn.



Figure 10-7. Data Result Low Register (ADCRLn)

ADCRHn contains the upper bits of the result of a conversion based on the conversion mode. ADCRLn contains the lower eight bits of the result of a conversion, or all eight bits of an 8-bit single-ended conversion. Unused bits in the ADCRHn register are cleared in unsigned right justified modes and carry the sign bit (MSB) in sign extended 2's complement modes. For example when configured for 10-bit single-ended mode, D[15:10] are cleared. When configured for 11-bit differential mode, D[15:10] carry the sign bit (bit 10 extended through bit 15).

Table 10-12 describes the behavior of the data result registers in the different modes of operation.

| Conversion       |     | Data Result Register bits |     |     |     |     |    |    |    |    |    |    |    |    |    |    |                                 |
|------------------|-----|---------------------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------------------|
| Mode             | D15 | D14                       | D13 | D12 | D11 | D10 | 6Q | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Format                          |
| 16b differential | S   | D                         | D   | D   | D   | D   | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | igsned 's2 omplement            |
| 16b insgle-ended | D   | D                         | D   | D   | D   | D   | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | unsigned ight uştified          |
| 13b ifferential  | s   | s                         | S   | S   | D   | D   | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | sign extended 2's<br>complement |
| 12b single-ended | 0   | 0                         | 0   | 0   | D   | D   | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | unsigned ight uştified          |
| 11b ifferential  | s   | s                         | s   | S   | S   | S   | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | sign extended 2's complement    |

Table 10-12. Data Result Register Description

| Conversion              |     | Data Result Register bits |     |     |     |     |    |    |    |    |    |    |    |    |    |    |                                 |
|-------------------------|-----|---------------------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------------------|
| Mode                    | D15 | D14                       | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Format                          |
| 10b single-ended        | 0   | 0                         | 0   | 0   | 0   | 0   | D  | D  | D  | D  | D  | D  | D  | D  | D  | D  | unsigned ight uştified          |
| 9b if <b>te</b> rential | S   | S                         | S   | S   | S   | S   | S  | S  | D  | D  | D  | D  | D  | D  | D  | D  | sign extended 2's<br>complement |
| 8b single-ended         | 0   | 0                         | 0   | 0   | 0   | 0   | 0  | 0  | D  | D  | D  | D  | D  | D  | D  | D  | unsigned ight usjtified         |

Table 10-12. Data Result Register Description

S: Sign bit or sign bit extension.

D: Data (2's complement data if indicated).

### **10.3.5 Compare Value Registers (ADCCV1H:ADCCV1L and ADCCV2H:ADCCV2L)**

The Compare Value Registers (ADCCV1H:ADCCV1L & ADCCV2H:ADCCV2L) contain a compare value used to compare with the conversion result when the compare function is enabled (ACFE=1). This register is formatted the same for both bit position definition and value format (unsigned or sign-extended 2's complement) as the Data Result Registers (ADCRHn:ADCRLn) in the different modes of operation (See Table 10-12). Therefore, the compare function only uses the compare value register bits that are related to the ADC mode of operation.

The compare value 2 registers (ADCCV2H:ADCCV2L) are utilized only when the compare range function is enabled (ACREN=1).

In all modes except 8-bit single-ended conversions, the ADCCV1H register holds the upper bits of the first compare value. In 8-bit single-ended mode, ADCCV1H is not used during compare. In all conversion modes, the ADCCV1L register holds the lower 8 bits of the first compare value. The compare function is further detailed in Section 10.4.6.



Chapter 10. Analog-to-Digital Converter (S08ADC16V1)



### **10.3.6** Status and Control Register 2 (ADCSC2)

The ADCSC2 register contains the conversion active, hardware/software trigger select, compare function and voltage reference select of the ADC module.



Figure 10-12. Status and Control Register 2 (ADCSC2)

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADACT | <ul> <li>Conversion Active - ADACT indicates that a conversion or hardware averaging is in progress. ADACT is set when a conversion is initiated and cleared when a conversion is completed or aborted.</li> <li>0 Conversion not in progress</li> <li>1 Conversion in progress</li> </ul>                                                                                                                                                                                                                                                                |
| 6<br>ADTRG | Conversion Trigger Select - ADTRG selects the type of trigger used for initiating a conversion. Two types of trigger are selectable: software trigger and hardware trigger. When software trigger is selected, a conversion is initiated following a write to ADCSC1A. When hardware trigger is selected, a conversion is initiated following the assertion of the ADHWT input after a pulse of the ADHWTSn input.Refer to Section 10.4.5.1 for more information on initiating conversions.<br>0 Software trigger selected<br>1 Hardware trigger selected |
| 5<br>ACFE  | Compare Function Enable - ACFE enables the compare function.0 Compare function disabled1 Compare function enabled                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Field                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>ACFGT             | <ul> <li>Compare Function Greater Than Enable - ACFGT configures the compare function to check the conversion result relative to the compare value register(s) (ADCCV1H:ADCCV1L and ADCCV2H:ADCCV2L) based upon the value of ACREN. The ACFE bit must be set for ACFGT to have any effect. The compare function modes are further detailed in Table 10-24 in Section 10.4.6.</li> <li>Configures Less Than Threshold, Outside Range Not Inclusive and Inside Range Not Inclusive functionality based on the values placed in the ADCCV1 and ADCCV2 registers.</li> <li>Configures GreaterThan Or EqualTo Threshold, Outside Range Inclusive and Inside Range Inclusive functionality based on the values placed in the ADCCV1 and ADCCV2 registers.</li> </ul>                                               |
| 3<br>ACREN             | <ul> <li>Compare Function Range Enable - ACREN configures the compare function to check the conversion result of the input being monitored is either between or outside the range formed by the compare value registers (ADCCV1H:ADCCV1L and ADCCV2H:ADCCV2L) determined by the value of ACFGT. The ACFE bit must be set for ACFGT to have any effect. The compare function modes are further detailed in Table 10-24 in Section 10.4.6.</li> <li>Range function disabled. Only the compare value 1 register (ADCCV1H:ADCCV1L) is compared.</li> <li>Range function enabled. Both compare value registers (ADCCV1H:ADCCV1L and ADCCV2H:ADCCV2L) are compared.</li> </ul>                                                                                                                                     |
| 1:0<br>REFSEL<br>[1:0] | <ul> <li>Voltage Reference Selection - REFSEL bits select the voltage reference source used for conversions.Refer to Section 10.4.3 for more information on voltage reference selection.</li> <li>00 Default voltage reference pin pair (External pins V<sub>REFH</sub> and V<sub>REFL</sub>).</li> <li>01 Alternate reference pair (V<sub>ALTH</sub> and V<sub>ALTL</sub>). This pair may be additional external pins or internal sources depending on MCU configuration.Consult the module introduction for information on the Voltage Reference specific to this MCU.</li> <li>10 Internal bandgap reference and associated ground reference (V<sub>BGH</sub> and V<sub>BGL</sub>).</li> <li>11 Reserved - Selects default voltage reference (V<sub>REFH</sub> and V<sub>REFL</sub>) pin pair.</li> </ul> |

## 10.3.7 Status and Control Register 3 (ADCSC3)

The ADCSC3 register controls the calibration, continuous convert and hardware averaging functions of the ADC module.



Figure 10-13. Status and Control Register 3 (ADCSC3)

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>CAL    | <b>Calibration</b> - CAL begins the calibration sequence when set. This bit stays set while the calibration is in progress and is cleared when the calibration sequence is complete. The CALF bit must be checked to determine the result of the calibration sequence. Once started, the calibration routine cannot be interrupted by writes to the ADC registers or the results will be invalid and the CALF bit will set. Setting the CAL bit will abort any current conversion. |
| 6<br>CALF   | <ul> <li>Calibration Failed Flag - CALF displays the result of the calibration sequence. The calibration sequence will fail if ADTRG = 1, any ADC register is written, or any stop mode is entered before the calibration sequence completes. The CALF bit is cleared by writing a 1 to this bit.</li> <li>Calibration completed normally.</li> <li>Calibration failed. ADC accuracy specifications are not guaranteed.</li> </ul>                                                 |
| 3<br>ADCO   | <ul> <li>Continuous Conversion Enable - ADCO enables continuous conversions.Refer to Section 10.4.5.1 for more information on initiating conversions.</li> <li>One conversion or one set of conversions if the hardware average function is enabled (AVGE=1) after initiating a conversion.</li> <li>Continuous conversions or sets of conversions if the hardware average function is enabled (AVGE=1) after initiating a conversion.</li> </ul>                                  |
| 2<br>AVGE   | <ul> <li>Hardware average enable - AVGE enables the hardware average function of the ADC.</li> <li>0 Hardware average function disabled</li> <li>1 Hardware average function enabled</li> </ul>                                                                                                                                                                                                                                                                                    |
| 1:0<br>AVGS | Hardware Average select - AVGS determine how many ADC conversions will be averaged to create the ADC average result.<br>00 - 4 Samples averaged<br>01 - 8 Samples averaged<br>10 - 16 Samples averaged<br>11 - 32 Samples averaged                                                                                                                                                                                                                                                 |

#### Table 10-14. ADCSC3 Register Field Descriptions

## 10.3.8 ADC Offset Correction Register (ADCOFSH:ADCOFSL)

The ADC Offset Correction Register (ADCOFSH:ADCOFSL) contains the user-selected or calibration-generated offset error correction value.

This register is a 2's complement, left justified, 16b value formed by the concatenation of:

- ADCOFSH
- ADCOFSL.

The value in the offset correction registers (ADCOFSH:ADCOFSL) is subtracted from the conversion and the result is transferred into the result registers (ADCRHn:ADCRLn).

#### NOTE

If the result is above the maximum or below the minimum result value, it is forced to the appropriate limit for the current mode of operation. For additional information, please see Section 10.4.8.



### 10.3.9 ADC Plus-Side Gain Register (ADCPGH:ADCPGL)

The Plus-Side Gain Register (ADCPGH:ADCPGL) contains the gain error correction for the plus-side input in differential mode or the overall conversion in single-ended mode. ADCPGH:ADCPGL represent a 16 bit floating point number representation of the gain adjustment factor, with the decimal point fixed between ADPG15 and ADPG14. This register must be written by the user with the value described in the calibration procedure or the gain error specifications may not be met.



## 10.3.10 ADC Minus-Side Gain Register (ADCMGH:ADCMGL)

The Minus-Side Gain Register (ADCMGH:ADCMGL) contains the gain error correction for the minus-side input in differential mode. This register is ignored in single-ended mode. ADCMGH:ADCMGL represent a 16 bit floating point number representation of the gain adjustment

#### Chapter 10. Analog-to-Digital Converter (S08ADC16V1)

factor, with the decimal point fixed between ADPG15 and ADPG14. This register must be written by the user with the value described in the calibration procedure or the gain error specifications may not be met.



### 10.3.11 ADC Plus-Side General Calibration Value Registers (ADCCLPx)

The Plus-Side General Calibration Value Registers (ADCCLPx) contain calibration information that is generated by the calibration function. These registers contain seven calibration values of varying widths: CLP0[5:0], CLP1[6:0], CLP2[7:0], CLP3[8:0], CLP4[9:0], CLPS[5:0], and CLPD[5:0]. ADCCLPx are automatically set once the self calibration sequence is done (CAL is cleared). If these registers are written by the user after calibration, the linearity error specifications may not be met.





## 10.3.12 ADC Minus-Side General Calibration Value Registers (ADCCLMx)

ADCCLMx contain calibration information that is generated by the calibration function. These registers contain seven calibration values of varying widths: CLM0[5:0], CLM1[6:0], CLM2[7:0], CLM3[8:0], CLM4[9:0], CLMS[5:0], and CLMD[5:0]. ADCCLMx are automatically set once the self calibration sequence is done (CAL is cleared). If these registers are written by the user after calibration, the linearity error specifications may not be met.





## 10.3.13 Pin Control 1 Register (APCTL1)

The pin control registers disable the I/O port control of MCU pins used as analog inputs. APCTL1 is used to control the pins associated with channels 0–7 of the ADC module.



| Field      | Description                                                                                                                                                                |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADPC7 | <ul> <li>ADC Pin Control 7 - ADPC7 controls the pin associated with channel AD7.</li> <li>0 AD7 pin I/O control enabled</li> <li>1 AD7 pin I/O control disabled</li> </ul> |
| 6<br>ADPC6 | <ul> <li>ADC Pin Control 6 - ADPC6 controls the pin associated with channel AD6.</li> <li>0 AD6 pin I/O control enabled</li> <li>1 AD6 pin I/O control disabled</li> </ul> |
| 5<br>ADPC5 | <ul> <li>ADC Pin Control 5- ADPC5 controls the pin associated with channel AD5.</li> <li>0 AD5 pin I/O control enabled</li> <li>1 AD5 pin I/O control disabled</li> </ul>  |
| 4<br>ADPC4 | <ul> <li>ADC Pin Control 4 - ADPC4 controls the pin associated with channel AD4.</li> <li>0 AD4 pin I/O control enabled</li> <li>1 AD4 pin I/O control disabled</li> </ul> |
| 3<br>ADPC3 | <ul> <li>ADC Pin Control 3 - ADPC3 controls the pin associated with channel AD3.</li> <li>0 AD3 pin I/O control enabled</li> <li>1 AD3 pin I/O control disabled</li> </ul> |
| 2<br>ADPC2 | <ul> <li>ADC Pin Control 2 - ADPC2 controls the pin associated with channel AD2.</li> <li>0 AD2 pin I/O control enabled</li> <li>1 AD2 pin I/O control disabled</li> </ul> |
| 1<br>ADPC1 | <ul> <li>ADC Pin Control 1 - ADPC1 controls the pin associated with channel AD1.</li> <li>0 AD1 pin I/O control enabled</li> <li>1 AD1 pin I/O control disabled</li> </ul> |
| 0<br>ADPC0 | <ul> <li>ADC Pin Control 0 - ADPC0 controls the pin associated with channel AD0.</li> <li>0 AD0 pin I/O control enabled</li> <li>1 AD0 pin I/O control disabled</li> </ul> |

#### Table 10-15. APCTL1 Register Field Descriptions

## 10.3.14 Pin Control 2 Register (APCTL2)

APCTL2 controls channels 8–15 of the ADC module.



| Field       | Description                                                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADPC15 | <ul> <li>ADC Pin Control 15 - ADPC15 controls the pin associated with channel AD15.</li> <li>0 AD15 pin I/O control enabled</li> <li>1 AD15 pin I/O control disabled</li> </ul> |
| 6<br>ADPC14 | <ul> <li>ADC Pin Control 14 - ADPC14 controls the pin associated with channel AD14.</li> <li>0 AD14 pin I/O control enabled</li> <li>1 AD14 pin I/O control disabled</li> </ul> |
| 5<br>ADPC13 | <ul> <li>ADC Pin Control 13 - ADPC13 controls the pin associated with channel AD13.</li> <li>0 AD13 pin I/O control enabled</li> <li>1 AD13 pin I/O control disabled</li> </ul> |
| 4<br>ADPC12 | <ul> <li>ADC Pin Control 12 - ADPC12 controls the pin associated with channel AD12.</li> <li>0 AD12 pin I/O control enabled</li> <li>1 AD12 pin I/O control disabled</li> </ul> |
| 3<br>ADPC11 | <ul> <li>ADC Pin Control 11 - ADPC11 controls the pin associated with channel AD11.</li> <li>0 AD11 pin I/O control enabled</li> <li>1 AD11 pin I/O control disabled</li> </ul> |
| 2<br>ADPC10 | <ul> <li>ADC Pin Control 10 - ADPC10 controls the pin associated with channel AD10.</li> <li>0 AD10 pin I/O control enabled</li> <li>1 AD10 pin I/O control disabled</li> </ul> |
| 1<br>ADPC9  | <ul> <li>ADC Pin Control 9 - ADPC9 controls the pin associated with channel AD9.</li> <li>0 AD9 pin I/O control enabled</li> <li>1 AD9 pin I/O control disabled</li> </ul>      |
| 0<br>ADPC8  | <ul> <li>ADC Pin Control 8 - ADPC8 controls the pin associated with channel AD8.</li> <li>0 AD8 pin I/O control enabled</li> <li>1 AD8 pin I/O control disabled</li> </ul>      |

#### Table 10-16. APCTL2 Register Field Descriptions

# 10.4 Functional Description

The ADC module is disabled during reset, stop2 or when the ADCHn bits are all high. The module is idle when a conversion has completed and another conversion has not been initiated. When idle and the asynchronous clock output enable is disabled (ADACKEN=0), the module is in its lowest power state. The ADC can perform an analog-to-digital conversion on any of the software selectable channels. All modes perform conversion by a successive approximation algorithm.

To meet accuracy specifications, the ADC module must be calibrated using the on chip calibration function. Calibration is recommended to be done after any reset. See Section 10.4.7 for details on how to perform calibration.

When the conversion is completed, the result is placed in the data registers (ADCRHn and ADCRLn). The conversion complete flag (COCOn) is then set and an interrupt is generated if the respective conversion complete interrupt has been enabled (AIENn=1).

The ADC module has the capability of automatically comparing the result of a conversion with the contents of the compare value registers. The compare function is enabled by setting the ACFE bit and operates with any of the conversion modes and configurations.

#### Chapter 10. Analog-to-Digital Converter (S08ADC16V1)

The ADC module has the capability of automatically averaging the result of multiple conversions. The hardware average function is enabled by setting the AVGE bit and operates with any of the conversion modes and configurations.

## 10.4.1 Clock Select and Divide Control

One of four clock sources can be selected as the clock source for the ADC module. This clock source is then divided by a configurable value to generate the input clock to the converter (ADCK). The clock is selected from one of the following sources by means of the ADICLK bits.

- The bus clock, which is equal to the frequency at which software is executed. This is the default selection following reset.
- The bus clock divided by two. For higher bus clock rates, this allows a maximum divide by 16 of the bus clock with using the ADIV bits.
- ALTCLK, as defined for this MCU (See module section introduction).
- The asynchronous clock (ADACK). This clock is generated from a clock source within the ADC module. Conversions are possible using ADACK as the input clock source while the MCU is in stop3 mode. Refer to Section 10.4.5.4 for more information.

Whichever clock is selected, its frequency must fall within the specified frequency range for ADCK. If the available clocks are too slow, the ADC may not perform according to specifications. If the available clocks are too fast, the clock must be divided to the appropriate frequency. This divider is specified by the ADIV bits and can be divide-by 1, 2, 4, or 8.

## 10.4.2 Input Select and Pin Control

The pin control registers (APCTL1, APCTL2, APCTL3, and APCTL4) disable the I/O port control of the pins used as analog inputs. When a pin control register bit is set, the following conditions are forced for the associated MCU pin:

- The output buffer is forced to its high impedance state.
- The input buffer is disabled. A read of the I/O port returns a zero for any pin with its input buffer disabled.
- The pullup is disabled.

## 10.4.3 Voltage Reference Selection

The ADC can be configured to accept one of three voltage reference pairs as the reference voltage ( $V_{REFSH}$  and  $V_{REFSL}$ ) used for conversions. Each pair contains a positive reference which must be between the minimum Ref Voltage High (defined in Appendix A) and  $V_{DDAD}$ , and a ground reference which must be at the same potential as  $V_{SSAD}$ . The three pairs are external ( $V_{REFH}$  and  $V_{REFL}$ ), alternate ( $V_{ALTH}$  and  $V_{ALTL}$ ) and the internal bandgap ( $V_{BGH}$  and  $V_{BGL}$ ). These voltage references are selected using the REFSEL bits in the ADCSC2 register. The alternate ( $V_{ALTH}$  and  $V_{ALTL}$ ) voltage reference pair may select additional external pins or internal sources depending on MCU configuration. Consult the module introduction for information on the Voltage References specific to this MCU.

## **10.4.4 Hardware Trigger and Channel Selects**

The ADC module has a selectable asynchronous hardware conversion trigger, ADHWT, that is enabled when the ADTRG bit is set and a hardware trigger select event (ADHWTSn) has occurred. This source is not available on all MCUs. Consult the module introduction for information on the ADHWT source and the ADHWTSn configurations specific to this MCU.

When the ADHWT source is available and hardware trigger is enabled (ADTRG=1), a conversion is initiated on the rising edge of the ADHWT after a hardware trigger select event (ADHWTSn) has occurred. If a conversion is in progress when a rising edge of a trigger occurs, the rising edge is ignored. In continuous convert configuration, only the initial rising edge to launch continuous conversions is observed and until conversion gets aborted the ADC will continue to do conversions on the same ADC Status and Control register that initiated the conversion. The hardware trigger function operates in conjunction with any of the conversion modes and configurations.

The hardware trigger select event (ADHWTSn) must be set prior to and during the receipt of the ADHWT signal. If these conditions are not met the converter may ignore the trigger or use the incorrect configuration. If a hardware trigger select event gets asserted during a conversion, it must stay asserted until end of current conversion and remain set until the receipt of the ADHWT signal to trigger a new conversion. The channel and status fields selected for the conversion will depend on the active trigger select signal (ADHWTSA active selects ADCSC1A; ADHWTSn active selects ADCSC1n).

### NOTE

Asserting more than one hardware trigger select signal (ADHWTSn) at the same time will result in unknown results. To avoid this, only select one hardware trigger select signal (ADHWTSn) prior to the next intended conversion.

When the conversion is completed, the result is placed in the data registers associated with the ADHWTSn received (ADHWTSA active selects ADCRHA:ADCRLA; ADHWTSn active selects ADCRHn:ADCRLn). The conversion complete flag associated with the ADHWTSn received (COCOn) is then set and an interrupt is generated if the respective conversion complete interrupt has been enabled (AIENn=1).

### 10.4.5 Conversion Control

Conversions can be performed as determined by the MODE bits and the DIFFn bit as shown in Table 10-9.

Conversions can be initiated by a software or hardware trigger. In addition, the ADC module can be configured for low power operation, long sample time, continuous conversion, hardware average and automatic compare of the conversion result to a software determined compare value.

### 10.4.5.1 Initiating Conversions

A conversion is initiated:

• Following a write to ADCSC1A (with ADCHA bits not all 1's) if software triggered operation is selected (ADTRG=0).

#### Chapter 10. Analog-to-Digital Converter (S08ADC16V1)

• Following a hardware trigger (ADHWT) event if hardware triggered operation is selected (ADTRG=1) and a hardware trigger select event (ADHWTSn) has occurred. The channel and status fields selected will depend on the active trigger select signal (ADHWTSA active selects ADCSC1A; ADHWTSn active selects ADCSC1n; if neither is active the off condition is selected).

#### NOTE

Selecting more than one hardware trigger select signal (ADHWTSn) prior to a conversion completion will result in unknown results. To avoid this, only select one hardware trigger select signal (ADHWTSn) prior to a conversion completion.

• Following the transfer of the result to the data registers when continuous conversion is enabled (ADCO=1).

If continuous conversions are enabled, a new conversion is automatically initiated after the completion of the current conversion. In software triggered operation (ADTRG=0), continuous conversions begin after ADCSC1A is written and continue until aborted. In hardware triggered operation(ADTRG=1 and one ADHWTSn event has occurred), continuous conversions begin after a hardware trigger event and continue until aborted.

If hardware averaging is enabled, a new conversion is automatically initiated after the completion of the current conversion until the correct number of conversions is completed. In software triggered operation, conversions begin after ADCSC1A is written. In hardware triggered operation, conversions begin after a hardware trigger. If continuous conversions are also enabled, a new set of conversions to be averaged are initiated following the last of the selected number of conversions.

### 10.4.5.2 Completing Conversions

A conversion is completed when the result of the conversion is transferred into the data result registers, ADCRHn and ADCRLn. If the compare functions are disabled, this is indicated by the setting of COCOn. If hardware averaging is enabled, COCOn sets only if the last of the selected number of conversions is complete. If the compare function is enabled, COCOn sets and conversion result data is transferred only if the compare condition is true. If both hardware averaging and compare functions are enabled then COCOn sets only if the last of the selected number of conversions is complete and the compare condition is true. If both hardware averaging and compare functions are enabled then COCOn sets only if the last of the selected number of conversions is complete and the compare condition is true. An interrupt is generated if AIENn is high at the time that COCOn is set. In all modes except 8-bit single-ended conversions, a blocking mechanism prevents a new result from overwriting previous data in ADCRHn and ADCRLn if the previous data is in the process of being read (the ADCRHn register has been read but the ADCRLn register has not). When blocking is active, the conversion result data transfer is blocked, COCOn is not set, and the new result is lost. In the case of single conversions with the compare function enabled and the compare condition false, blocking has no effect and ADC operation is terminated. In all other cases of operation, when a conversion result data transfer is blocked, another conversion is initiated regardless of the state of ADCO (single or continuous conversions enabled).

### NOTE

If continuous conversions are enabled, the blocking mechanism could result in the loss of data occurring at specific timepoints. To avoid this issue, the data must be read in fewer cycles than an ADC conversion time, accounting for interrupt or software polling loop latency.

If single conversions are enabled, the blocking mechanism could result in several discarded conversions and excess power consumption. To avoid this issue, the data registers must not be read after initiating a single conversion until the conversion completes.

### 10.4.5.3 Aborting Conversions

Any conversion in progress is aborted when:

- Writing ADCSC1A while ADCSC1A is actively controlling a conversion aborts the current conversion. In software trigger mode (ADTRG=0), a write to ADCSC1A initiates a new conversion (if the ADCHA bits are equal to a value other than all 1s). Writing any of the ADCSC1(B-n) registers while that specific ADCSC1(B-n) register is actively controlling a conversion aborts the current conversion. The ADCSC1(B-n) registers are not used for software trigger operation and therefore writes to the ADCSC1(B-n) registers do not initiate a new conversion.
- A write to any ADC register besides the ADCSC1A:ADCSC1n registers occurs. This indicates a mode of operation change has occurred and the current conversion is therefore invalid.
- The MCU is reset or enters stop2 mode.
- The MCU enters stop3 mode with ADACK not enabled.

When a conversion is aborted, the contents of the data registers, ADCRHn and ADCRLn, are not altered. The data registers continue to be the values transferred after the completion of the last successful conversion. If the conversion was aborted by a reset or stop2, ADCRHA:ADCRLA and ADCRHn:ADCRLn return to their reset states.

### 10.4.5.4 Power Control

The ADC module remains in its idle state until a conversion is initiated. If ADACK is selected as the conversion clock source but the asynchronous clock output is disabled (ADACKEN=0), the ADACK clock generator will also remain in its idle state (disabled) until a conversion is initiated. If the asynchronous clock output is enabled (ADACKEN=1), it will remain active regardless of the state of the ADC or the MCU power mode.

Power consumption when the ADC is active can be reduced by setting ADLPC. This results in a lower maximum value for  $f_{ADCK}$  (see the electrical specifications).

Chapter 10. Analog-to-Digital Converter (S08ADC16V1)

### 10.4.5.5 Sample Time and Total Conversion Time

The total conversion time depends upon: the sample time (as determined by ADLSMP and ADLSTS bits), the MCU bus frequency, the conversion mode (as determined by MODE and DIFFn bits), the high speed configuration (ADHSC bit), and the frequency of the conversion clock ( $f_{ADCK}$ ).

The ADHSC bit is used to configure a higher clock input frequency. This will allow faster overall conversion times. In order to meet internal A/D converter timing requirements the ADHSC bit adds additional ADCK cycles. Conversions with ADHSC = 1 take four more ADCK cycles. ADHSC should be used when the ADCLK exceeds the limit for ADHSC = 0.

After the module becomes active, sampling of the input begins. ADLSMP and ADLSTS select between sample times based on the conversion mode that is selected. When sampling is complete, the converter is isolated from the input channel and a successive approximation algorithm is performed to determine the digital value of the analog signal. The result of the conversion is transferred to ADCRHn and ADCRLn upon completion of the conversion algorithm.

If the bus frequency is less than the  $f_{ADCK}$  frequency, precise sample time for continuous conversions cannot be guaranteed when short sample is enabled (ADLSMP=0). The maximum total conversion time is determined by the clock source chosen and the divide ratio selected. The clock source is selectable by the ADICLK bits, and the divide ratio is specified by the ADIV bits. The maximum total conversion time for all configurations is summarized in the equation below. Refer to Table 10-20 through Table 18-27 for the variables referenced in the equation.

#### Conversion Time Equation

Eqn. 10-2

ConversionTime = SFCAdder + AverageNum × (BCT + LSTAdder + HSCAdder)

| ADLSMP | ADACKEN | ADICLK | Single or First Continuous Time Adder<br>(SFCAdder) |
|--------|---------|--------|-----------------------------------------------------|
| 1      | х       | 0x, 10 | 3 ADCK cycles + 5 bus clock cycles                  |
| 1      | 1       | 11     | 3 ADCK cycles + 5 bus clock cycles <sup>1</sup>     |
| 1      | 0       | 11     | $5\mu s$ + 3 ADCK cycles + 5 bus clock cycles       |
| 0      | х       | 0x, 10 | 5 ADCK cycles + 5 bus clock cycles                  |
| 0      | 1       | 11     | 5 ADCK cycles + 5 bus clock cycles <sup>1</sup>     |
| 0      | 0       | 11     | $\mu$ s5+ 5 ADCK cycles + 5 bus clock cycles        |

#### Table 10-17. Single or First Continuous Time Adder (SFCAdder)

ADACKEN must be 1 for at least 5us prior to the conversion is initiated to achieve this time

| AVGE | AVGS[1:0] | Average Number<br>Factor (AverageNum) |
|------|-----------|---------------------------------------|
| 0    | ХХ        | 1                                     |
| 1    | 00        | 4                                     |
| 1    | 01        | 8                                     |
| 1    | 10        | 16                                    |
| 1    | 11        | 32                                    |

#### Table 10-18. Average Number Factor (AverageNum)

#### Table 10-19. Base Conversion Time (BCT)

| Mode     | Base Conversion<br>Time (BCT) |
|----------|-------------------------------|
| 8b se    | 17 ADCK cycles                |
| 9b diff  | 27 ADCK cycles                |
| 10b s.e. | 20 ADCK cycles                |
| 11b diff | 30 ADCK cycles                |
| 12b s.e. | 20 ADCK cycles                |
| 13b diff | 30 ADCK cycles                |
| 16b s.e. | 25 ADCK cycles                |
| 16b diff | 34 ADCK cycles                |

#### Table 10-20. Long Sample Time Adder (LSTAdder)

| ADLSMP | ADLSTS | Long Sample Time<br>Adder (LSTAdder) |
|--------|--------|--------------------------------------|
| 0      | ХХ     | 0 ADCK cycles                        |
| 1      | 00     | 20 ADCK cycles                       |
| 1      | 01     | 12 ADCK cycles                       |
| 1      | 10     | 6 ADCK cycles                        |
| 1      | 11     | 2 ADCK cycles                        |

| ADHSC | High Speed<br>Conversion Time<br>Adder (HSCAdder) |
|-------|---------------------------------------------------|
| 0     | 0 ADCK cycles                                     |
| 1     | 4 ADCK cycles                                     |

 Table 10-21. High-Speed Conversion Time Adder (HSCAdder)

#### NOTE

The ADCK frequency must be between  $f_{ADCK}$  minimum and  $f_{ADCK}$  maximum to meet ADC specifications.

### 10.4.5.6 Conversion Time Examples

The following examples use Equation 10-3 and the information provided in Table 10-20 through Table 18-27.

### 10.4.5.6.1 Typical conversion time configuration

A typical configuration for ADC conversion is: 10-bit mode, with the bus clock selected as the input clock source, the input clock divide-by-1 ratio selected, and a bus frequency of 8 MHz, long sample time disabled and high speed conversion enabled. The conversion time for a single conversion is calculated by using Equation 10-3 and the information provided in Table 10-20 through Table 18-27. The table below lists the variables of Equation 10-3.

| Variable   | Time                               |
|------------|------------------------------------|
| SFCAdder   | 5 ADCK cycles + 5 bus clock cycles |
| AverageNum | 1                                  |
| BCT        | 20 ADCK cycles                     |
| LSTAdder   | 0                                  |
| HSCAdder   | 4                                  |

Table 10-22. Typical Conversion Time

The resulting conversion time is generated using the parameters listed in Table 10-24. So, for Bus clock equal to 8 MHz and ADCK equal to 8 MHz, the resulting conversion time is 4.25 us.

### 10.4.5.6.2 Long conversion time configuration

A configuration for long ADC conversion is: 16-bit differential mode, with the bus clock selected as the input clock source, the input clock divide-by-8 ratio selected, and a bus frequency of 8 MHz, long sample time enabled and configured for longest adder and high speed conversion disabled. Average enabled for 32 conversions. The conversion time for this conversion is calculated by using Equation 10-3 and the information provided in Table 10-20 through Table 18-27. The table below list the variables of Equation 10-3.

| Variable   | Time                               |
|------------|------------------------------------|
| SFCAdder   | 3 ADCK cycles + 5 bus clock cycles |
| AverageNum | 32                                 |
| BCT        | 34 ADCK cycles                     |
| LSTAdder   | 20 ADCK cycles                     |
| HSCAdder   | 0                                  |

|  | Table 10-23. | Typical | Conversion | Time |
|--|--------------|---------|------------|------|
|--|--------------|---------|------------|------|

The resulting conversion time is generated using the parameters listed in Table 10-24. So, for Bus clock equal to 8 MHz and ADCK equal to 1 MHz the resulting total conversion time is 1.732 ms.

### 10.4.5.7 Hardware Average Function

The hardware average function can be enabled (AVGE=1) to perform a hardware average of multiple conversions. The number of conversions is determined by the AVGS[1:0] bits, which select 4, 8, 16 or 32 conversions to be averaged. While the hardware average function is in progress, the ADACT bit is set.

After the selected input is sampled and converted, the result is placed in an accumulator from which an average is calculated once the selected number of conversions has been completed. When hardware averaging is selected the completion of a single conversion will not set the COCOn bit.

If the compare function is either disabled or evaluates true, after the selected number of conversions are completed, the average conversion result is transferred into the data result registers, ADCRHn and ADCRLn, and the COCOn bit is set. An ADC interrupt is generated upon the setting of COCOn if the respective ADC interrupt is enabled (AIENn=1).

### NOTE

The hardware average function can perform conversions on a channel while the MCU is in wait or stop3 mode. The ADC interrupt wakes the MCU when the hardware average is complete if AIENn was set.

### **10.4.6** Automatic Compare Function

The compare function can be configured to check if the result is less than or greater-than-or-equal-to a single compare value, or if the result falls within or outside a range determined by two compare values. The compare mode is determined by ACFGT, ACREN and the values in the compare value registers(ADCCV1H:ADCCV1L and ADCCV2H:ADCCV2L). After the input is sampled and converted,

#### Chapter 10. Analog-to-Digital Converter (S08ADC16V1)

the compare values (ADCCV1H:ADCCV1L and ADCCV2H:ADCCV2L) are used as described in Table 10-24. There are six compare modes as shown in Table 10-24.

| ACFGT | ACREN | ADCCV1<br>relative to<br>ADCCV2 | Function                           | Compare Mode Description                                                                                            |
|-------|-------|---------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| 0     | 0     | -                               | Less than threshold                | Compare true if the result is less than the ADCCV1 registers.                                                       |
| 1     | 0     | -                               | Greater than or equal to threshold | Compare true if the result is greater than or equal to ADCCV1 registers.                                            |
| 0     | 1     | Less than<br>or equal           | Outside range, not inclusive       | Compare true if the result is less than ADCCV1 <b>Or</b> the result is Greater than ADCCV2                          |
| 0     | 1     | Greater<br>than                 | Inside range, not inclusive        | Compare true if the result is less thanADCCV1 And the result is greater than ADCCV2                                 |
| 1     | 1     | Less Than<br>or equal           | Inside range, inclusive            | Compare true if the result is greater than or equal to ADCCV1 <b>And</b> the result is less than or equal to ADCCV2 |
| 1     | 1     | Greater<br>than                 | Outside range, inclusive           | Compare true if the result is greater than or equal to ADCCV1 <b>Or</b> the result is less than or equal to ADCCV2  |

| Table | 10-24. | Compare | Modes |
|-------|--------|---------|-------|
| IUNIO |        | oomparo | moaoo |

With the ADC range enable bit set, ADCREN =1, if compare value register 1(ADCCV1 value) is less than or equal to the compare value register 2 (ADCCV2 value), setting ACFGT will select a trigger-if-inside-compare-range, inclusive-of-endpoints function. Clearing ACFGT will select a trigger-if-outside-compare-range, not-inclusive-of-endpoints function.

If ADCCV1 is greater than the ADCCV2, setting ACFGT will select a trigger-if-outside-compare-range, inclusive-of-endpoints function. Clearing ACFGT will select a trigger-if-inside-compare-range, not-inclusive-of-endpoints function.

If the condition selected evaluates true, COCOn is set.

Upon completion of a conversion while the compare function is enabled, if the compare condition is not true, COCOn is not set and the conversion result data will not be transferred to the result register. If the hardware averaging function is enabled, the compare function compares the averaged result to the compare values. The same compare function definitions apply. An ADC interrupt is generated upon the setting of COCOn if the respective ADC interrupt is enabled (AIENn=1).

### NOTE

The compare function can monitor the voltage on a channel while the MCU is in wait or stop3 mode. The ADC interrupt wakes the MCU when the compare condition is met.

### 10.4.7 Calibration Function

The ADC contains a self-calibration function that is required to achieve the specified accuracy. Calibration must be run or valid calibration values written after any reset and before a conversion is initiated. The calibration function sets the offset calibration value and the plus-side and minus-side calibration values.

The offset calibration value is automatically stored in the ADC Offset Correction Registers (ADCOFSH and ADCOFSL) and the plus-side and minus-side calibration values are automatically stored in the ADC Plus-Side and Minus-Side Calibration registers (CLPD, CLPS, CLP4, CLP3, CLP2, CLP1, CLP0 and CLMD, CLMS, CLP4, CLM3, CLM2, CLM1, CLM0). The user must configure the ADC correctly prior to calibration, and must generate the plus-side and minus-side gain calibration results and store them in the ADC GAIN registers (ADCPGH and ADCPGL) after the calibration function completes.

Prior to calibration, the user must configure the ADC's clock source and frequency, low power configuration, voltage reference selection, sample time and the high speed configuration according to the application's clock source availability and needs. If the application uses the ADC in a wide variety of configurations, the configuration for which the highest accuracy is required should be selected, or multiple calibrations can be done for the different configurations. The input channel, conversion mode continuous function, compare function, hardware average function, resolution mode, and differential/single-ended mode are all ignored during the calibration function.

To initiate calibration, the user sets the CAL bit and the calibration will automatically begin if the ADTRG bit = 0. If ADTRG = 1, the CAL bit will not get set and the calibration fail flag (CALF) will be set. While calibration is active, no ADC register can be written and no stop mode may be entered or the calibration routine will be aborted causing the CAL bit to clear and the CALF bit to set. At the end of a calibration sequence the COCO bit of the ADSC1A register will be set. The AIEN1 bit can be used to allow an interrupt to occur at the end of a calibration sequence. If at the end of calibration routine the CALF bit is not set, the automatic calibration routine completed successfully.

To complete calibration, the user must generate the gain calibration values using the following procedure:

- Initialize (clear) a 16b variable in RAM.
- Add the following plus-side calibration results CLP0, CLP1, CLP2, CLP3, CLP4, and CLPS to the variable.
- Divide the variable by two.
- Set the MSB of the variable.
- The previous two steps can be achieved by setting the carry bit, rotating-right through the carry bit on the high byte and again on the low byte.
- Store the value in the plus-side gain calibration registers ADCPGH and ADCPGL.
- Repeat procedure for the minus-side gain calibration value.

When complete the user may reconfigure and use the ADC as desired. A second calibration may also be performed if desired by clearing and again setting the CAL bit.

Overall the calibration routine may take as many as 14000 ADCK cycles and 100 bus cycles, depending on the results and the clock source chosen. For an 8 MHz clock source this is about 1.7 msec. To reduce this latency, the calibration values (offset, plus- and minus-side gain, and plus- and minus-side calibration values) may be stored in flash after an initial calibration and recovered prior to the first ADC conversion. This should reduce the calibration latency to 20 register store operations on all subsequent power, reset, or stop2 mode recoveries.

# 10.4.8 User Defined Offset Function

The ADC Offset Correction Register (ADCOFSH:ADCOFSL) contains the user selected or calibration generated offset error correction value. This register is a 2's complement, left justified, 16b value formed by the concatenation of ADCOFSH and ADCOFSL. The value in the offset correction registers (ADCOFSH:ADCOFSL) is subtracted from the conversion and the result is transferred into the result registers (ADCRHn:ADCRLn). If the result is above the maximum or below the minimum result value, it is forced to the appropriate limit for the current mode of operation.For additional information please see Section 10.4.8

The formatting of the ADC Offset Correction Register is different from the Data Result Registers (ADCRHn:ADCRLn) to preserve the resolution of the calibration value regardless of the conversion mode selected. Lower order bits are ignored in lower resolution modes. For example, in 8b single-ended mode, the bits OFS[14:7] are subtracted from D[7:0]; bit OFS[15] indicates the sign (negative numbers are effectively added to the result) and bits OFS[6:0] are ignored. The same bits are used in 9b differential mode since bit OFS[15] indicates the sign bit, which maps to bit D[8]. For 16b differential mode, all bits OFS[15:0] are directly subtracted from the conversion result data D[15:0]. Finally, in 16b single-ended mode, there is no bit in the Offset Correction Register corresponding to the least significant result bit D[0], so odd values (-1 or +1, etc.) cannot be subtracted from the result.ADCOFSH is automatically set according to calibration requirements once the self calibration sequence is done (CAL is cleared). Write ADCOFSH:ADCOFSL to override the calibration result if desired. If the Offset Correction Register is written to a value that is different from the calibration value, the ADC error specifications may not be met. It is recommended that the value generated by the calibration function be stored in memory before overwriting with a specified value.

### NOTE

There is an effective limit to the values of Offset that can be set. If the magnitude of the offset is too great, the results of the conversions cap off at the limits.

Use the offset calibration function to remove application offsets or DC bias values. The Offset Correction Registers ADCOFSH and ADCOFSL may be written with a number in 2's complement format and this offset will be subtracted from the result (or hardware averaged value). To add an offset, store the negative offset in 2's complement format and the effect will be an addition. An offset correction that results in an out-of-range value will be forced to the minimum or maximum value (the minimum value for single-ended conversions is 0x0000; for a differential conversion 0x8000).

To preserve accuracy, the calibrated offset value initially stored in the ADCOFS registers must be added to the user defined offset. For applications which may change the offset repeatedly during operation, it is recommended to store the initial offset calibration value in flash so that it can be recovered and added to any user offset adjustment value -nd the sum stored in the ADCOFS registers.

# 10.4.9 Temperature Sensor

The ADC module includes a temperature sensor whose output is connected to one of the ADC analog channel inputs. Equation 10-3 provides an approximate transfer function of the temperature sensor.

where:

— V<sub>TEMP</sub> is the voltage of the temperature sensor channel at the ambient temperature.

—  $V_{\text{TEMP25}}$  is the voltage of the temperature sensor channel at 25°C.

— m is the hot or cold voltage versus temperature slope in  $V/^{\circ}C$ .

For temperature calculations, use the V<sub>TEMP25</sub> and m values from the ADC Electricals table.

In application code, the user reads the temperature sensor channel, calculates  $V_{TEMP}$ , and compares to  $V_{TEMP25}$ . If  $V_{TEMP}$  is greater than  $V_{TEMP25}$  the cold slope value is applied in Equation 10-3. If  $V_{TEMP}$  is less than  $V_{TEMP25}$  the hot slope value is applied in Equation 10-3.

For more information on using the temperature sensor, consult AN3031.

## 10.4.10 MCU Wait Mode Operation

Wait mode is a lower power-consumption standby mode from which recovery is fast because the clock sources remain active. If a conversion is in progress when the MCU enters wait mode, it continues until completion. Conversions can be initiated while the MCU is in wait mode by means of the hardware trigger or if continuous conversions are enabled.

The bus clock, bus clock divided by two, and ADACK are available as conversion clock sources while in wait mode. The use of ALTCLK as the conversion clock source in wait is dependent on the definition of ALTCLK for this MCU. Consult the module introduction for information on ALTCLK specific to this MCU.

If the compare and hardware averaging functions are disabled, a conversion complete event sets the COCOn and generates an ADC interrupt to wake the MCU from wait mode if the respective ADC interrupt is enabled (AIENn=1). If the hardware averaging function is enabled the COCOn will set (and generate an interrupt if enabled) when the selected number of conversions are complete. If the compare function is enabled the COCOn will set (and generate an interrupt if enabled) only if the compare conditions are met. If a single conversion is selected and the compare trigger is not met, the ADC will return to its idle state and cannot wake the MCU from wait mode unless a new conversion is initiated by the hardware trigger.

## 10.4.11 MCU Stop3 Mode Operation

Stop mode is a low power-consumption standby mode during which most or all clock sources on the MCU are disabled.

### 10.4.11.1 Stop3 Mode With ADACK Disabled

If the asynchronous clock, ADACK, is not selected as the conversion clock, executing a stop instruction aborts the current conversion and places the ADC in its idle state. The contents of the ADC registers, including ADCRHn and ADCRLn, are unaffected by stop3 mode. After exiting from stop3 mode, a software or hardware trigger is required to resume conversions.

## 10.4.11.2 Stop3 Mode With ADACK Enabled

If ADACK is selected as the conversion clock, the ADC continues operation during stop3 mode. For guaranteed ADC operation, the MCU's voltage regulator must remain active during stop3 mode. Consult the module introduction for configuration information for this MCU.

If a conversion is in progress when the MCU enters stop3 mode, it continues until completion. Conversions can be initiated while the MCU is in stop3 mode by means of the hardware trigger or if continuous conversions are enabled.

If the compare and hardware averaging functions are disabled, a conversion complete event sets the COCOn and generates an ADC interrupt to wake the MCU from stop3 mode if the respective ADC interrupt is enabled (AIENn = 1). The result register will contain the data from the first completed conversion that occurred during stop3 mode. If the hardware averaging function is enabled the COCOn will set (and generate an interrupt if enabled) when the selected number of conversions are complete. If the compare function is enabled the COCOn will set (and generate an interrupt if enabled the COCOn will set (and generate an interrupt if enabled) only if the compare conditions are met. If a single conversion is selected and the compare is not true, the ADC will return to its idle state and cannot wake the MCU from stop3 mode unless a new conversion is initiated by another hardware trigger.

### NOTE

The ADC module can wake the system from low-power stop and cause the MCU to begin consuming run-level currents without generating a system level interrupt. To prevent this scenario, software should ensure the conversion result data transfer blocking mechanism (discussed in Section 10.4.5.2, "Completing Conversions) is cleared when entering stop3 and continuing ADC conversions.

## 10.4.12 MCU Stop2 Mode Operation

The ADC module is automatically disabled when the MCU enters stop2 mode. All module registers contain their reset values following exit from stop2. Therefore, the module must be re-enabled and re-configured following exit from stop2.

# **10.5** Initialization Information

This section gives an example that provides some basic direction on how to initialize and configure the ADC module. You can configure the module for 8-, 10-, 12-, or 16-bit single-ended resolution or 9-, 11-, 13-, or 16-bit differential resolution, single or continuous conversion, and a polled or interrupt approach, among many other options. Refer to Table 10-8, Table 10-9, and Table 10-10 for information used in this example.

### NOTE

Hexadecimal values designated by a preceding 0x, binary values designated by a preceding %, and decimal values have no preceding character.

### **10.5.1 ADC Module Initialization Example**

### 10.5.1.1 Initialization Sequence

Before the ADC module can be used to complete conversions, an initialization procedure must be performed. A typical sequence is as follows:

- 1. Calibrate the ADC by following the calibration instructions in Section 10.4.7.
- 2. Update the configuration register (ADCCFG) to select the input clock source and the divide ratio used to generate the internal clock, ADCK. This register is also used for selecting sample time and low-power configuration.
- 3. Update status and control register 2 (ADCSC2) to select the conversion trigger (hardware or software) and compare function options, if enabled.
- 4. Update status and control register 3 (ADSC3) to select whether conversions will be continuous or completed only once (ADCO) and to select whether to perform hardware averaging.
- 5. Update status and control register (ADCSC1:ADCSC1n) to select whether conversions will be single-ended or differential and to enable or disable conversion complete interrupts. The input channel on which conversions will be performed is also selected here.

### 10.5.1.2 Pseudo-Code Example

In this example, the ADC module is set up with interrupts enabled to perform a single 10-bit conversion at low power with a long sample time on input channel 1, where the internal ADCK clock is derived from the bus clock divided by 1.

#### ADCCFG = 0x98 (%10011000)

| Bit 7   | ADLPC  | 1  | Configures for low power (lowers maximum clock speed. |
|---------|--------|----|-------------------------------------------------------|
| Bit 6:5 | ADIV   | 00 | Sets the ADCK to the input clock ÷ 1.                 |
| Bit 4   | ADLSMP | 1  | Configures for long sample time.                      |
| Bit 3:2 | MODE   | 10 | Sets mode at 10-bit conversions.                      |
| Bit 1:0 | ADICLK | 00 | Selects bus clock as input clock source.              |
|         |        |    |                                                       |

#### ADCSC2 = 0x00 (%00000000)

| Bit | 7   | ADACT | 0  | Flag indicates if a conversion is in progress.           |
|-----|-----|-------|----|----------------------------------------------------------|
| Bit | 6   | ADTRG | 0  | Software trigger selected.                               |
| Bit | 5   | ACFE  | 0  | Compare function disabled.                               |
| Bit | 4   | ACFGT | 0  | Not used in this example.                                |
| Bit | 3:2 |       | 00 | Reserved, always reads zero.                             |
| Bit | 1:0 |       | 00 | Reserved for Freescale's internal use; always write zero |

#### ADCSC1A = 0x41 (%01000001)

| Bit 7   | COCOA | 0     | Read-only flag which is set when a conversion completes. |
|---------|-------|-------|----------------------------------------------------------|
| Bit 6   | AIENA | 1     | Conversion complete interrupt enabled.                   |
| Bit 5   | ADCOA | 0     | One conversion only (continuous conversions disabled).   |
| Bit 4:0 | ADCHA | 00001 | Input channel 1 selected as ADC input channel.           |

#### ADCRHA/LA = 0xxx

Holds results of conversion. Read high byte (ADCRHA) before low byte (ADCRLA) so that conversion data cannot be overwritten with data from the next conversion.

#### ADCCVH/L = 0xxx

Holds compare value when compare function enabled.

#### APCTL1=0x02

AD1 pin I/O control disabled. All other AD pins remain general purpose I/O pins.

#### APCTL2=0x00

All other AD pins remain general purpose I/O pins.



Figure 10-40. Initialization Flowchart for Example

### **10.6** Application Information

This section contains information for using the ADC module in applications. The ADC has been designed to be integrated into a microcontroller for use in embedded control applications requiring an A/D converter.

### 10.6.1 External Pins and Routing

The following sections discuss the external pins associated with the ADC module and how they should be used for best results.

## 10.6.1.1 Analog Supply Pins

The ADC module has analog power and ground supplies ( $V_{DDAD}$  and  $V_{SSAD}$ ) available as separate pins on some devices.  $V_{SSAD}$  is shared on the same pin as the MCU digital  $V_{SS}$  on some devices. On other devices,  $V_{SSAD}$  and  $V_{DDAD}$  are shared with the MCU digital supply pins. In these cases, there are separate pads for the analog supplies bonded to the same pin as the corresponding digital supply so that some degree of isolation between the supplies is maintained.

When available on a separate pin, both  $V_{DDAD}$  and  $V_{SSAD}$  must be connected to the same voltage potential as their corresponding MCU digital supply ( $V_{DD}$  and  $V_{SS}$ ) and must be routed carefully for maximum noise immunity and bypass capacitors placed as near as possible to the package.

If separate power supplies are used for analog and digital power, the ground connection between these supplies must be at the  $V_{SSAD}$  pin. This should be the only ground connection between these supplies if possible. The  $V_{SSAD}$  pin makes a good single point ground location.

## 10.6.1.2 Analog Voltage Reference Pins

In addition to the analog supplies, the ADC module has connections for two reference voltage inputs used by the converter,  $V_{REFSH}$  and  $V_{REFSL}$ .  $V_{REFSH}$  is the high reference voltage for the converter.  $V_{REFSL}$  is the low reference voltage for the converter.

The ADC can be configured to accept one of three voltage reference pairs for  $V_{REFSH}$  and  $V_{REFSL}$ . Each pair contains a positive reference and a ground reference. The three pairs are external ( $V_{REFH}$  and  $V_{REFL}$ ), alternate ( $V_{ALTH}$  and  $V_{ALTL}$ ) and the internal bandgap ( $V_{BGH}$  and  $V_{BGL}$ ). These voltage references are selected using the REFSEL bits in the ADCSC2 register. The alternate ( $V_{ALTH}$  and  $V_{ALTL}$ ) voltage reference pair may select additional external pins or internal sources depending on MCU configuration. Consult the module introduction for information on the Voltage References specific to this MCU.

In some packages, the external or alternate pairs are connected in the package to  $V_{DDAD}$  and  $V_{SSAD}$ , respectively. One of these positive references may be shared on the same pin as  $V_{DDAD}$  on some devices. One of these ground references may be shared on the same pin as  $V_{SSAD}$  on some devices.

If externally available, the positive reference may be connected to the same potential as  $V_{DDAD}$  or may be driven by an external source to a level between the minimum Ref Voltage High (defined in Appendix A) and the  $V_{DDAD}$  potential (the positive reference must never exceed  $V_{DDAD}$ ). If externally available, the ground reference must be connected to the same voltage potential as  $V_{SSAD}$ . The voltage reference pairs must be routed carefully for maximum noise immunity and bypass capacitors placed as near as possible to the package.

AC current in the form of current spikes required to supply charge to the capacitor array at each successive approximation step is drawn through the  $V_{REFH}$  and  $V_{REFL}$  loop. The best external component to meet this current demand is a 0.1  $\mu$ F capacitor with good high frequency characteristics. This capacitor is connected between  $V_{REFH}$  and  $V_{REFL}$  and must be placed as near as possible to the package pins. Resistance in the path is not recommended because the current causes a voltage drop that could result in conversion errors. Inductance in this path must be minimum (parasitic only).

## 10.6.1.3 Analog Input Pins

The external analog inputs are typically shared with digital I/O pins on MCU devices. The pin I/O control is disabled by setting the appropriate control bit in one of the pin control registers. Conversions can be performed on inputs without the associated pin control register bit set. It is recommended that the pin control register bit always be set when using a pin as an analog input. This avoids problems with contention because the output buffer is in its high impedance state and the pullup is disabled. Also, the input buffer draws DC current when its input is not at  $V_{DD}$  or  $V_{SS}$ . Setting the pin control register bits for all pins used as analog inputs should be done to achieve lowest operating current.

Empirical data shows that capacitors on the analog inputs improve performance in the presence of noise or when the source impedance is high. Use of 0.01  $\mu$ F capacitors with good high-frequency characteristics is sufficient. These capacitors are not necessary in all cases, but when used they must be placed as near as possible to the package pins and be referenced to V<sub>SSA</sub>.

For proper conversion, the input voltage must fall between  $V_{REFH}$  and  $V_{REFL}$ . If the input is equal to or exceeds  $V_{REFH}$ , the converter circuit converts the signal to 0xFFF (full scale 12-bit representation), 0x3FF (full scale 10-bit representation) or 0xFF (full scale 8-bit representation). If the input is equal to or less than  $V_{REFL}$ , the converter circuit converts it to 0x000. Input voltages between  $V_{REFH}$  and  $V_{REFL}$  are straight-line linear conversions. There is a brief current associated with  $V_{REFL}$  when the sampling capacitor is charging.

For minimal loss of accuracy due to current injection, pins adjacent to the analog input pins should not be transitioning during conversions.

## 10.6.2 Sources of Error

Several sources of error exist for A/D conversions. These are discussed in the following sections.

### 10.6.2.1 Sampling Error

For proper conversions, the input must be sampled long enough to achieve the proper accuracy. Given the maximum input resistance of approximately  $7k\Omega$  and input capacitance of approximately 5.5 pF, sampling to within 1/4LSB (at 12-bit resolution) can be achieved within the minimum sample window (3.5 cycles @ 8 MHz maximum ADCK frequency) provided the resistance of the external analog source ( $R_{AS}$ ) is kept below 2 k $\Omega$ .

Higher source resistances or higher-accuracy sampling is possible by setting ADLSMP and changing the ADLSTS bits (to increase the sample window) or decreasing ADCK frequency to increase sample time.

## 10.6.2.2 Pin Leakage Error

Leakage on the I/O pins can cause conversion error if the external analog source resistance ( $R_{AS}$ ) is high. If this error cannot be tolerated by the application, keep  $R_{AS}$  lower than  $V_{DDAD} / (2^{N*}I_{LEAK})$  for less than 1/4LSB leakage error (N = 8 in 8-bit, 10 in 10-bit or 12 in 12-bit mode).
### 10.6.2.3 Noise-Induced Errors

System noise that occurs during the sample or conversion process can affect the accuracy of the conversion. The ADC accuracy numbers are guaranteed as specified only if the following conditions are met:

- There is a 0.1  $\mu$ F low-ESR capacitor from V<sub>REFH</sub> to V<sub>REFL</sub>.
- There is a 0.1  $\mu F$  low-ESR capacitor from  $V_{DDAD}$  to  $V_{SSAD}.$
- If inductive isolation is used from the primary supply, an additional 1  $\mu$ F capacitor is placed from V<sub>DDAD</sub> to V<sub>SSAD</sub>.
- $V_{SSAD}$  (and  $V_{REFL}$ , if connected) is connected to  $V_{SS}$  at a quiet point in the ground plane.
- Operate the MCU in wait or stop3 mode before initiating (hardware triggered conversions) or immediately after initiating (hardware or software triggered conversions) the ADC conversion.
  - For software triggered conversions, immediately follow the write to ADCSC1 with a wait instruction or stop instruction.
  - For stop3 mode operation, select ADACK as the clock source. Operation in stop3 reduces  $V_{DD}$  noise but increases effective conversion time due to stop recovery.
- There is no I/O switching, input or output, on the MCU during the conversion.

There are some situations where external system activity causes radiated or conducted noise emissions or excessive  $V_{DD}$  noise is coupled into the ADC. In these situations, or when the MCU cannot be placed in wait or stop3 or I/O activity cannot be halted, these recommended actions may reduce the effect of noise on the accuracy:

- Place a 0.01  $\mu$ F capacitor (C<sub>AS</sub>) on the selected input channel to V<sub>REFL</sub> or V<sub>SSAD</sub> (this improves noise issues, but affects the sample rate based on the external analog source resistance).
- Average the result by converting the analog input many times in succession and dividing the sum of the results. Four samples are required to eliminate the effect of a 1LSB, one-time error.
- Reduce the effect of synchronous noise by operating off the asynchronous clock (ADACK) and averaging. Noise that is synchronous to ADCK cannot be averaged out.

### 10.6.2.4 Code Width and Quantization Error

The ADC quantizes the ideal straight-line transfer function into 4096 steps (in 12-bit mode). Each step ideally has the same height (1 code) and width. The width is defined as the delta between the transition points to one code and the next. The ideal code width for an N bit converter (in this case N can be 8, 10 or 12), defined as 1LSB, is:

1 Isb = 
$$(V_{REFH} - V_{REFL}) / 2^N$$
 Eqn. 10-4

There is an inherent quantization error due to the digitalization of the result. For 8-bit or 10-bit conversions the code transitions when the voltage is at the midpoint between the points where the straight line transfer function is exactly represented by the actual transfer function. Therefore, the quantization error will be  $\pm$  1/2 lsb in 8- or 10-bit mode. As a consequence, however, the code width of the first (0x000) conversion is only 1/2 lsb and the code width of the last (0xFF or 0x3FF) is 1.5 lsb.

#### Chapter 10. Analog-to-Digital Converter (S08ADC16V1)

For 12-bit conversions the code transitions only after the full code width is present, so the quantization error is -1 lsb to 0 lsb and the code width of each step is 1 lsb.

### 10.6.2.5 Linearity Errors

The ADC may also exhibit non-linearity of several forms. Every effort has been made to reduce these errors but the system should be aware of them because they affect overall accuracy. These errors are:

- Zero-scale error ( $E_{ZS}$ ) (sometimes called offset) This error is defined as the difference between the actual code width of the first conversion and the ideal code width (1/2 lsb in 8-bit or 10-bit modes and 1 lsb in 12-bit mode). If the first conversion is 0x001, the difference between the actual 0x001 code width and its ideal (1 lsb) is used.
- Full-scale error (E<sub>FS</sub>) This error is defined as the difference between the actual code width of the last conversion and the ideal code width (1.5 lsb in 8-bit or 10-bit modes and 1LSB in 12-bit mode). If the last conversion is 0x3FE, the difference between the actual 0x3FE code width and its ideal (1LSB) is used.
- Differential non-linearity (DNL) This error is defined as the worst-case difference between the actual code width and the ideal code width for all conversions.
- Integral non-linearity (INL) This error is defined as the highest-value the (absolute value of the) running sum of DNL achieves. More simply, this is the worst-case difference of the actual transition voltage to a given code and its corresponding ideal transition voltage, for all codes.
- Total unadjusted error (TUE) This error is defined as the difference between the actual transfer function and the ideal straight-line transfer function and includes all forms of error.

### 10.6.2.6 Code Jitter, Non-Monotonicity, and Missing Codes

Analog-to-digital converters are susceptible to three special forms of error. These are code jitter, non-monotonicity, and missing codes.

Code jitter is when, at certain points, a given input voltage converts to one of two values when sampled repeatedly. Ideally, when the input voltage is infinitesimally smaller than the transition voltage, the converter yields the lower code (and vice-versa). However, even small amounts of system noise can cause the converter to be indeterminate (between two codes) for a range of input voltages around the transition voltage. This range is normally around  $\pm 1/2$  lsb in 8-bit or 10-bit mode, or around 2 lsb in 12-bit mode, and increases with noise.

This error may be reduced by repeatedly sampling the input and averaging the result. Additionally the techniques discussed in Section 10.6.2.3 reduces this error.

Non-monotonicity is defined as when, except for code jitter, the converter converts to a lower code for a higher input voltage. Missing codes are those values never converted for any input value.

In 8-bit or 10-bit mode, the ADC is guaranteed to be monotonic and have no missing codes.

# Chapter 11 Cyclic Redundancy Check (S08CRCV3)

### 11.1 Introduction

The CRC block provides hardware acceleration for CRC16-CCITT compliancy with  $x^{16} + x^{12} + x^5 + 1$  polynomial. It is implemented on the 8-bit peripheral bus, and provides a very simple programming interface of only two 8-bit registers. This peripheral is available in both RUN and LPRUN modes.

#### NOTE

For details on low-power mode operation, refer to Table 3-4 in Chapter 3, "Modes of Operation".



Figure 11-1. MC9S08MM128 series Block Diagram

### 11.1.1 Features

Features of the CRC module include:

- Hardware CRC generator circuit using 16-bit shift register
- CRC16-CCITT compliancy with  $x^{16} + x^{12} + x^5 + 1$  polynomial
- Error detection for all single, double, odd, and most multi-bit errors
- Programmable initial seed value
- High-speed CRC calculation
- Optional feature to transpose input data and CRC result via transpose register, required on applications where bytes are in LSb (Least Significant bit) format.

### 11.1.2 Modes of Operation

This section defines the CRC operation in run, wait, and stop modes.

- Run Mode This is the basic mode of operation.
- Wait Mode The CRC module is operational.
- Stop 2 Modes The CRC module is not functional in these modes and will be put into its reset state upon recovery from stop.
- Stop 3 Mode In this mode, the CRC module will go into a low-power standby state. Any CRC calculations in progress will stop and resume after the CPU goes into run mode.

Chapter 11. Cyclic Redundancy Check (S08CRCV3)

### 11.1.3 Block Diagram

Figure 11-2 provides a block diagram of the CRC module.



Figure 11-2. Cyclic Redundancy Check (CRC) Module Block Diagram

### 11.2 External Signal Description

There are no CRC signals that connect off chip.

### 11.3 Register Definition

### 11.3.1 Memory Map

| Name               |        | 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
|--------------------|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| CRCH<br>(offset=0) | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |

 Table 11-1. CRC Register Summary

| Name                    |        | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| CRCL<br>(offset=1)      | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| TRANSPOSE<br>(offset=2) | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |

 Table 11-1. CRC Register Summary

#### NOTE

The transpose feature (offset=2) is optional. If this feature is required by the MCU, parameter TRANSPOSE\_FEATURE should be 1'b1. Otherwise, it should be 1'b0 (default).

#### NOTE

Offsets 4,5,6 and 7 are also mapped onto the CRCL register. This is an *alias* only used on CF1Core (version 1 of ColdFire core) and should be ignored for HCS08 cores.

### 11.3.2 Register Descriptions

The CRC module includes:

- A 16-bit CRC result and seed register (CRCH:CRCL)
- An 8-bit transpose register to convert from LSb to MSb format (or vice-versa) when required by the application

Refer to the direct-page register summary in the Memory chapter of this data sheet for the absolute address assignments for all CRC registers. This section refers to registers only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

### 11.3.2.1 CRC High Register (CRCH)



Figure 11-3. CRC High Register (CRCH)

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>CRCH | <b>CRCH</b> — This is the high byte of the 16-bit CRC register. A write to CRCH will load the high byte of the initial 16-bit seed value directly into bits 15-8 of the shift register in the CRC generator. The CRC generator will then expect the low byte of the seed value to be written to CRCL and loaded directly into bits 7-0 of the shift register. Once both seed bytes written to CRCH: CRCL have been loaded into the CRC generator, and a byte of data has been written to CRCL, the shift register will begin shifting. A read of CRCH will read bits 15-8 of the current CRC calculation result directly out of the shift register in the CRC generator. |

#### Table 11-2. Register Field Descriptions

### 11.3.2.2 CRC Low Register (CRCL)



Figure 11-4. CRC Low Register (CRCL)



| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>CRCL | <b>CRCL</b> — This is the low byte of the 16-bit CRC register. Normally, a write to CRCL will cause the CRC generator to begin clocking through the 16-bit CRC generator. As a special case, if a write to CRCH has occurred previously, a subsequent write to CRCL will load the value in the register as the low byte of a 16-bit seed value directly into bits 7-0 of the shift register in the CRC generator. A read of CRCL will read bits 7-0 of the current CRC calculation result directly out of the shift register in the CRC generator. |

### 11.3.2.3 Transpose Register (TRANSPOSE)

|        | 7     | 6     | 5     | 4   | 3      | 2     | 1    | 0        |   |
|--------|-------|-------|-------|-----|--------|-------|------|----------|---|
| R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit | 4 it 3 | B Bit | 2 it | B 1 it 0 | В |
| Reset  | 0     | 0     | 0     | 0   | 0      | 0     | 0    | 0        |   |

Figure 11-5. CRC High Register (CRCH)

#### Table 11-4. Register Field Descriptions

| Field                | Description                                                                                                                                                                                                                                                                                                                       |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>TRANSP<br>OSE | <b>TRANSPOSE</b> This register is used to transpose data, converting from LSb to MSb (or vice-versa). The byte to be transposed should be first written to TRANSPOSE and then subsequent reads from TRANSPOSE will return the transposed value of the last written byte (bit 7 becomes bit 0, bit 6 becomes bit 1, and so forth). |

## 11.4 Functional Description

To enable the CRC function, a write to the CRCH register will trigger the first half of the seed mechanism which will place the CRCH value directly into bits 15-8 of the CRC generator shift register. The CRC generator will then expect a write to CRCL to complete the seed mechanism.

As soon as the CRCL register is written to, its value will be loaded directly into bits 7-0 of the shift register, and the second half of the seed mechanism will be complete. This value in CRCH:CRCL will be the initial seed value in the CRC generator.

Now the first byte of the data on which the CRC calculation will be applied should be written to CRCL. This write after the completion of the seed mechanism will trigger the CRC module to begin the CRC checking process. The CRC generator will shift the bits in the CRCL register (MSB first) into the shift register of the generator. One Bus cycle after writing to CRCL all 8 bits have been shifted into the CRC generator, and then the result of the shifting, or the value currently in the shift register, can be read directly from CRCH:CRCL, and the next data byte to include in the CRC calculation can be written to the CRCL register.

This next byte will then also be shifted through the CRC generator's 16-bit shift register, and after the shifting has been completed, the result of this second calculation can be read directly from CRCH:CRCL.

After each byte has finished shifting, a new CRC result will appear in CRCH:CRCL, and an additional byte may be written to the CRCL register to be included within the CRC16-CCITT calculation. A new CRC result will appear in CRCH:CRCL each time 8-bits have been shifted into the shift register.

To start a new CRC calculation, write to CRCH, and the seed mechanism for a new CRC calculation will begin again.

### 11.4.1 ITU-T (CCITT) Recommendations and Expected CRC Results

The CRC polynomial  $0x1021 (x^{16} + x^{12} + x^5 + 1)$  is popularly known as *CRC-CCITT* since it was initially proposed by the ITU-T (formerly CCITT) committee.

Although the ITU-T recommendations are very clear about the polynomial to be used, 0x1021, they accept variations in the way the polynomial is implemented:

- ITU-T V.41 implements the same circuit shown in Figure 11-2, but it recommends a SEED = 0x0000.
- ITU-T T.30 and ITU-T X.25 implement the same circuit shown in Figure 11-2, but they recommend the final CRC result to be negated (one-complement operation). Also, they recommend a SEED = 0xFFFF.

Moreover, it is common to find circuits in literature slightly different from the one suggested by the recommendations above, but also known as CRC-CCITT circuits (many variations require the message to be augmented with zeros).

The circuit implemented in the CRC module is exactly the one suggested by the ITU-T V.41 recommendation, with an added flexibility of a programmable SEED. As in ITU-T V.41, no augmentation is needed and the CRC result is not negated. Table 11-5 shows some expected results that can be used as

a reference. Notice that these are ASCII string messages. For example, message "123456789" is encoded with bytes 0x31 to 0x39 (see ASCII table).

| ASCII String Message                                          | SEED<br>(initial CRC value) | CRC result |
|---------------------------------------------------------------|-----------------------------|------------|
| "A" 0x00                                                      | 00                          | 0x58e5     |
| "А" 0х                                                        | ffff                        | 0xb915     |
| "A" 0x1d0                                                     | f <sup>1</sup>              | 0x9479     |
| "123456789" 0x00                                              | 00                          | 0x31c3     |
| "123456789" 0                                                 | xffff                       | 0x29b1     |
| "123456789" 0x1d0                                             | f <sup>1</sup>              | 0xe5cc     |
| A string of 256 upper case "A" characters with no line breaks | 0x0000                      | 0xabe3     |
| A string of 256 upper case "A" characters with no line breaks | Oxffff                      | 0xea0b     |
| A string of 256 upper case "A" characters with no line breaks | 0x1d0f <sup>1</sup>         | 0xe938     |

 Table 11-5. Expected CRC results

<sup>1</sup> One common variation of CRC-CCITT require the message to be augmented with zeros and a SEED=0xFFFF. The CRC module will give the same results of this alternative implementation when SEED=0x1D0F and no message augmentation.

### 11.4.2 Transpose feature

The CRC module provides an optional feature to transpose data (invert bit order). This feature is specially useful on applications where the LSb format is used, since the CRC CCITT expects data in the MSb format. In that case, before writing new data bytes to CRCL, these bytes should be transposed as follows:

- 1. Write data byte to TRANSPOSE register
- 2. Read data from TRANSPOSE register (subsequent reads will result in the transposed value of the last written data)
- 3. Write transposed byte to CRCL.

After all data is fed into CRC, the CRCH:CRCL result is available in the MSb format. Then, these two bytes should also be transposed: the values read from CRCH:CRCL should be written/read to/from the TRANSPOSE register.

Although the transpose feature was initially designed to address LSb applications interfacing with the CRC module, it is important to notice that this feature is not necessarily tied to CRC applications. Since it was designed as an independent register, any application should be able to transpose data by writing/reading to/from the TRANSPOSE register (e.g. Big endian / Little endian conversion in USB).

### 11.5 Initialization Information

To initialize the CRC Module and initiate a CRC16-CCITT calculation, follow this procedure:

- 1. Write high byte of initial seed value to CRCH.
- 2. Write low byte of initial seed value to CRCL.
- 3. Write first byte of data on which CRC is to be calculated to CRCL (an alternative option is offered for CF1Cores. See Section , "Programming model extension for CF1Core).
- 4. In the next bus cycle after step 3, if desired, the CRC result from the first byte can be read from CRCH:CRCL.
- 5. Repeat steps 3-4 until the end of all data to be checked.

#### Chapter 11. Cyclic Redundancy Check (S08CRCV3)

# Chapter 12 Carrier Modulator Timer (S08CMTV1)

### 12.1 Introduction

The CMT consists of a carrier generator, modulator, and transmitter that drives the infrared out (IRO) pin.

### 12.2 Clock Selection

Unlike the Coldire V1 MCF51MM devices, the bus clock is the only clock source for the CMT in the S08 core.

### 12.3 IRO Pin Description

The IRO pin is the only pin associated with the CMT. The pin is driven by the transmitter output when the MCGEN bit in the CMTMSC register and the IROPEN bit in the CMTOC register are set. If the MCGEN bit is clear and the IROPEN bit is set, the pin is driven by the IROL bit in the CMTOC register. This enable user software to directly control the state of the IRO pin by writing to the IROL bit. If the IROPEN bit is clear, the pin is driven by the CMT module. This is so the CMT can be configured as a modulo timer for generating periodic interrupts without causing pin activity.



Figure 12-1. Block Diagram Highlighting the CMT Module

### 12.4 Features

The CMT consists of a carrier generator, modulator, and transmitter which drives the infrared out pin. The features of this module include:

- Four modes of operation
  - Time with independent control of high and low times
  - Baseband
  - Frequency shift key (FSK)
  - Direct software control of IRO pin
- Extended space operation in time, baseband, and FSK modes
- Selectable input clock divide: 1, 2, 4, or 8
- Interrupt on end of cycle
  - Ability to disable IRO pin and use as timer interrupt

### 12.5 CMT Block Diagram



Figure 12-2. Carrier Modulator Transmitter Module Block Diagram

### 12.6 External Signal Descriptions

There is only one pin associated with the CMT, the IRO pin. The pin is driven by the transmitter output when the MCGEN bit in the CMTMSC register is set and the IROPEN bit in the CMTOC register is set. If the MCGEN bit is clear and the IROPEN bit is set, the pin is driven by the IROL bit in the CMTOC register. This enables user software to directly control the state of the IRO pin by writing to the IROL bit.

#### Chapter 12. Carrier Modulator Timer (S08CMTV1)

If the IROPEN bit is clear, the pin is disabled and is not driven by the CMT module. This is so the CMT can be configured as a modulo timer for generating periodic interrupts without causing pin activity.

### 12.7 Register Definition

The following registers control and monitor CMT operation:

- CMT carrier generator data registers (CMTCGH1, CMTCGL1, CMTCGH2, CMTCGL2)
- CMT output control register (CMTOC)
- CMT modulator status and control register (CMTMSC)
- CMT modulator period data registers (CMTCMD1, CMTCMD2, CMTCMD3, CMTCMD4)

# 12.7.1 Carrier Generator Data Registers (CMTCGH1, CMTCGL1, CMTCGH2, and CMTCGL2)

The carrier generator data registers contain the primary and secondary high and low values for generating the carrier output.

| CMTCGH1         | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Read:<br>Write: | PH7 | PH6 | PH5 | PH4 | PH3 | PH2 | PH1 | PH0 |
| Reset:          | U   | U   | U   | U   | U   | U   | U   | U   |
| CMTCGL1         | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Read:<br>Write: | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 |
| Reset:          | U   | U   | U   | U   | U   | U   | U   | U   |
| CMTCGH2         | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Read:<br>Write: | SH7 | SH6 | SH5 | SH4 | SH3 | SH2 | SH1 | SH0 |
| Reset:          | U   | U   | U   | U   | U   | U   | U   | U   |
| CMTCGL2         | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Read:<br>Write: | SL7 | SL6 | SL5 | SL4 | SL3 | SL2 | SL1 | SL0 |
| Reset:          | U   | U   | U   | U   | U   | U   | U   | U   |

Figure 12-3. CMT Carrier Generator Data Registers (CMTCGH1, CMTCGL1, CMTCGH2, CMTCGL2)

| Carrier                                               | Data Values            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Primary Carrier High<br>and Low Time Data<br>Values   | PH0–PH7 and<br>PL0–PL7 | When selected, these bits contain the number of input clocks required to generate the carrier high and low time periods. When operating in time mode (see Section 12.8.2.1, "Time Mode") this register pair is always selected. When operating in FSK mode (see Section 12.8.2.3, "FSK Mode") this register pair and the secondary register pair are alternately selected under control of the modulator. The primary carrier high and low time values are undefined out of reset. These bits must be written to nonzero values before the carrier generator is enabled to avoid spurious results. |
| Secondary Carrier High<br>and Low Time Data<br>Values | SH0–SH7 and<br>SL0–SL7 | When selected, these bits contain the number of input clocks required to generate the carrier high and low time periods. When operating in time mode (see Section 12.8.2.1, "Time Mode") this register pair is never selected. When operating in FSK mode (see Section 12.8.2.3, "FSK Mode") this register pair and the primary register pair are alternately selected under control of the modulator. The secondary carrier high and low time values are undefined out of reset. These bits must be written to nonzero values before the carrier generator is enabled when operating in FSK mode. |

### 12.7.2 CMT Output Control Register (CMTOC)

This register is used to control the IRO output of the CMT module.



Figure 12-4. CMT Output Control Register (CMTOC) Table 12-2. PRACMPCS Field Descriptions

| Field | Description                                                                                                                                                                |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | <b>IRO Latch Control</b>                                                                                                                                                   |
| IROL  | Reading IROL reads the state of the IRO latch. Writing IROL changes the state of the IRO pin when the MCGEN bit in the CMTMSC register is clear and the IROPEN bit is set. |

1 IRO pin enabled as output

|             | Table 12-2. FRACMIPOS Field Descriptions (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6<br>CMTPOL | CMT Output Polarity<br>The CMTPOL bit controls the polarity of the IRO pin output of the CMT.<br>1 IRO pin is active high<br>0 IRO pin is active low                                                                                                                                                                                                                                                                                                                                                                                         |
| 5<br>IROPEN | IRO Pin Enable<br>The IROPEN bit is used to enable and disable the IRO pin. When the pin is enabled, it is an output which drives<br>out either the CMT transmitter output or the state of the IROL bit depending on whether the MCGEN bit in the<br>CMTMSC register is set or not. Also, the state of the output is either inverted or not depending on the state of the<br>CMTPOL bit. When the pin is disabled, it is in a high impedance state so as not to draw any current. The pin is<br>disabled during reset.<br>0 IRO pin disabled |

#### Table 12-2. PRACMPCS Field Descriptions (Continued)

### 12.7.3 CMT Modulator Status and Control Register

The CMT modulator status and control register (CMTMSC) contains the modulator and carrier generator enable (MCGEN), end of cycle interrupt enable (EOCIE), FSK mode select (FSK), baseband enable (BASE), extended space (EXSPC), prescaler (CMTDIV) bits, and the end of cycle (EOCF) status bit.



Figure 12-5. CMT Modulator Status and Control Register (CMTMSC)

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>EOCF     | <ul> <li>End Of Cycle Status Flag</li> <li>The EOCF bit is set when:</li> <li>The modulator is not currently active and the MCGEN bit is set to begin the initial CMT transmission.</li> <li>At the end of each modulation cycle while the MCGEN bit is set. This is recognized when a match occurs between the contents of the space period register and the down counter. At this time, the counter is initialized with the (possibly new) contents of the mark period buffer, CMTCMD1 and CMTCMD2, and the space period register is loaded with the (possibly new) contents of the space period buffer, CMTCMD1 and CMTCMD3 and CMTCMD4.</li> <li>This flag is cleared by a read of the CMTMSC register followed by an access of CMTCMD2 or CMTCMD4.</li> <li>In the case where the MCGEN bit is cleared and then set before the end of the modulation cycle, EOCF will not be set when MCGEN is set, but will be set at the end of the current modulation cycle.</li> <li>No end of modulation cycle occurrence since flag last cleared</li> <li>End of modulator cycle has occurred</li> </ul> |
| 6–5<br>CMTDIV | CMT Clock Divide Prescaler<br>The CMT clock divide prescaler causes the CMT to be clocked at the CMT input clock frequency, or the CMT<br>input clock frequency divided by 1, 2,4, or 8. Since these bits are not double buffered, they should not be changed<br>during a transmission.<br>00 CMT input clock ÷ 1<br>01 CMT input clock ÷ 2<br>10 CMT input clock ÷ 4<br>11 CMT input clock ÷ 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4<br>EXSPC    | Extended Space Enable<br>The EXSPC bit enables extended space operation<br>1 Extended space enabled<br>0 Extended space disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3<br>BASE     | <b>Baseband Enable</b><br>When set, the BASE bit disables the carrier generator and forces the carrier output high for generation of baseband protocols. When BASE is clear, the carrier generator is enabled and the carrier output toggles at the frequency determined by values stored in the carrier data registers. See Section 12.8.2.2, "Baseband Mode". This bit is cleared by reset. This bit is not double buffered and should not be written to during a transmission.<br>0 Baseband mode disabled<br>1 Baseband mode enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2<br>FSK      | FSK Mode Select         The FSK bit enables FSK operation         0 CMT operates in Time or Baseband mode         1 CMT operates in FSK mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1<br>EOCIE    | End of Cycle Interrupt Enable<br>A CPU interrupt will be requested when EOCF is set if EOCIE is high.0CPU interrupt disabled<br>1 CPU interrupt enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0<br>MCGEN    | <ul> <li>Modulator and Carrier Generator Enable</li> <li>Setting MCGEN will initialize the carrier generator and modulator and will enable all clocks. Once enabled, the carrier generator and modulator will function continuously. When MCGEN is cleared, the current modulator cycle will be allowed to expire before all carrier and modulator clocks are disabled (to save power) and the modulator output is forced low. To prevent spurious operation, the user should initialize all data and control registers before enabling the system.</li> <li>Modulator and carrier generator disabled</li> <li>Modulator and carrier generator enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 12.7.4 CMT Modulator Data Registers (CMTCMD1, CMTCMD2, CMTCMD3 and CMTCMD4)

The modulator data registers control the mark and space periods of the modulator for all modes. The contents of these registers are transferred to the modulator down counter and space period register upon the completion of a modulation period.



Figure 12-6. CMT Modulator Data Registers (CMTCMD1, CMTCMD2, CMTCMD3 and CMTCMD4)

## 12.8 Functional Description

The CMT module consists of a carrier generator, a modulator, a transmitter output and control registers. The block diagram is shown in Figure 12-2. The module has three main modes of operation:

- Time
- Baseband
- Frequency shift key (FSK).

When operating in time mode, the user independently defines the high and low times of the carrier signal to determine both period and duty cycle. The carrier generator resolution is 125 ns when operating with an 8 MHz internal bus frequency and the CMTMSC[CMTDIV] equal 00. The carrier generator can generate

signals with periods between 250 ns (4 MHz) and 127.5  $\mu$ s (7.84 kHz) in steps of 125 ns. The table below shows the relationship between the clock divide bits and the carrier generator resolution, minimum carrier generator period, and minimum modulator period.

| CMT Input<br>Clock (MHz) | CMTDIV | Carrier Generator Resolution ( $\mu$ s) | Min Carrier<br>Generator Period<br>(µs) | Min<br>Modulator Period<br>(µs) |
|--------------------------|--------|-----------------------------------------|-----------------------------------------|---------------------------------|
| 8                        | 00     | 0.125                                   | 0.25                                    | 1.0                             |
| 8                        | 01     | 0.25                                    | 0.5                                     | 2.0                             |
| 8                        | 10     | 0.5                                     | 1.0                                     | 4.0                             |
| 8                        | 11     | 1.0                                     | 2.0                                     | 8.0                             |

| Table | 12-4. | Clock | Divide |
|-------|-------|-------|--------|
|       |       |       |        |

The possible duty cycle options will depend upon the number of counts required to complete the carrier period. For example, a 1.6 MHz signal has a period of 625 ns and will therefore require 5 x 125 ns counts to generate. These counts may be split between high and low times, so the duty cycles available will be 20% (one high, four low), 40% (two high, three low), 60% (three high, two low) and 80% (four high, one low).

For lower frequency signals with larger periods, higher resolution (as a percentage of the total period) duty cycles are possible.

When the BASE bit in the CMT modulator status and control register (CMTMSC) is set, the carrier output  $(f_{cg})$  to the modulator is held to IRO pin active level continuously to allow for the generation of baseband protocols.

A third mode allows the carrier generator to alternate between two sets of high and low times. When operating in FSK mode, the generator will toggle between the two sets when instructed by the modulator, allowing the user to dynamically switch between two carrier frequencies without CPU intervention.

The modulator provides a simple method to control protocol timing. The modulator has a minimum resolution of 1.0  $\mu$ s with an 8 MHz internal CMT input clock. It can count bus clocks (to provide real-time control) or it can count carrier clocks (for self-clocked protocols). See Section 12.8.2, "Modulator" for more details.

The transmitter output block controls the state of the infrared out pin (IRO). The modulator output is gated on to the IRO pin when the modulator/carrier generator is enabled.

A summary of the possible modes is shown in Table 12-5.

| Mode | MCGEN<br>Bit <sup>1</sup> | BASE<br>Bit <sup>2</sup> | FSK<br>Bit <sup>(2)</sup> | EXSPC<br>Bit | Comment                                                                                                                     |
|------|---------------------------|--------------------------|---------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------|
| Time | 1                         | 0                        | 0                         | 0            | $\rm f_{cg}$ controlled by primary high and low registers. $\rm f_{cg}$ transmitted to IRO pin when modulator gate is open. |

Table 12-5. CMT Modes of Operation

| Mode              | MCGEN<br>Bit <sup>1</sup> | BASE<br>Bit <sup>2</sup> | FSK<br>Bit <sup>(2)</sup> | EXSPC<br>Bit | Comment                                                                                                                                                               |
|-------------------|---------------------------|--------------------------|---------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Baseband          | 1                         | 1                        | х                         | 0            | ${\rm f}_{\rm cg}$ is always active level. IRO pin active level when modulator gate is open.                                                                          |
| FSK               | 1                         | 0                        | 1                         | 0            | $\rm f_{cg}$ control alternates between primary high/low registers and secondary high/low registers. $\rm f_{cg}$ transmitted to IRO pin when modulator gate is open. |
| Extended<br>Space | 1                         | х                        | х                         | 1            | Setting the EXSPC bit causes subsequent modulator cycles to be spaces (modulator out not asserted) for the duration of the modulator period (mark and space times).   |
| IRO Latch         | 0                         | х                        | х                         | х            | IROL bit controls state of IRO pin.                                                                                                                                   |

#### Table 12-5. CMT Modes of Operation (Continued)

<sup>1</sup> To prevent spurious operation, initialize all data and control registers before beginning a transmission (MCGEN=1).
 <sup>2</sup> These bits are not double buffered and should not be changed during a transmission (while MCGEN=1).

### 12.8.1 Carrier Generator

The carrier signal is generated by counting a register-selected number of input clocks (125 ns for an 8 MHz bus) for both the carrier high time and the carrier low time. The period is determined by the total number of clocks counted. The duty cycle is determined by the ratio of high time clocks to total clocks counted. The high and low time values are user programmable and are held in two registers.

An alternate set of high/low count values is held in another set of registers to allow the generation of dual frequency FSK (frequency shift keying) protocols without CPU intervention.

#### NOTE

Only non-zero data values are allowed. The carrier generator will not work if any of the count values are equal to zero.

The MCGEN bit in the CMTMSC register must be set and the BASE bit must be cleared to enable carrier generator clocks. When the BASE bit is set, the carrier output to the modulator is held to IRO pin active level continuously. The block diagram is shown in Figure 12-2.



Figure 12-7. Carrier Generator Block Diagram

The high/low time counter is an 8-bit up counter. After each increment, the contents of the counter are compared with the appropriate high or low count value register. When the compare value is reached, the counter is reset to a value of 0x01, and the compare is redirected to the other count value register.

Assuming that the high time count compare register is currently active, a valid compare will cause the carrier output to be driven IRO pin active level. The counter will continue to increment (starting at reset value of 0x01). When the value stored in the selected low count value register is reached, the counter will again be reset and the carrier output will be driven IRO pin inactive level.

The cycle repeats, automatically generating a periodic signal which is directed to the modulator. The lowest frequency (maximum period) and highest frequency (minimum period) which can be generated are defined as:

$$f_{max} = f_{CMTCLK} \div (2 x 1) Hz$$
 Eqn. 12-1

$$f_{min} = f_{CMTCLK} \div (2 \times (2^8 - 1)) Hz$$
 Eqn. 12-2

In the general case, the carrier generator output frequency is:

$$f_{cg} = f_{CMTCLK} \div$$
 (Highcount + Lowcount) Hz Eqn. 12-3

Where:

0 < Highcount < 256 and 0 < Lowcount < 256

The duty cycle of the carrier signal is controlled by varying the ratio of high time to low + high time. As the input clock period is fixed, the duty cycle resolution will be proportional to the number of counts required to generate the desired carrier period.

Duty Cycle = Highcount Highcount + Lowcount

### 12.8.2 Modulator

The modulator has three main modes of operation:

- The modulator can gate the carrier onto the modulator output (Time mode)
- The modulator can control the logic level of the modulator output (Baseband mode)
- The modulator can count carrier periods and instruct the carrier generator to alternate between two carrier frequencies whenever a modulation period (mark + space counts) expires (FSK mode)

The modulator includes a 17-bit down counter with underflow detection. The counter is loaded from the 16-bit modulation mark period buffer registers, CMTCMD1 and CMTCMD2. The most significant bit is loaded with a logic zero and serves as a sign bit. When the counter holds a positive value, the modulator gate is open and the carrier signal is driven to the transmitter block.

When the counter underflows, the modulator gate is closed and a 16-bit comparator is enabled which compares the logical complement of the value of the down counter with the contents of the modulation space period register which has been loaded from the registers, CMTCMD3 and CMTCMD4.

When a match is obtained the cycle repeats by opening the modulator gate, reloading the counter with the contents of CMTCMD1 and CMTCMD2, and reloading the modulation space period register with the contents of CMTCMD3 and CMTCMD4.

Should the contents of the modulation space period register be all zeroes, the match will be immediate and no space period will be generated (for instance, for FSK protocols which require successive bursts of different frequencies).

The MCGEN bit in the CMTMSC register must be set to enable the modulator timer.

Eqn. 12-4



Figure 12-8. Modulator Block Diagram

#### 12.8.2.1 Time Mode

When the modulator operates in time mode (MCGEN bit is set, BASE bit is clear, and FSK bit is clear), the modulation mark period consists of an integer number of CMTCLK  $\div$  8 clock periods. The modulation space period consists of zero or an integer number of CMTCLK  $\div$  8 clock periods. With an 8 MHz bus and CMTDIV = 00, the modulator resolution is 1 µs and has a maximum mark and space period of about 65.535 ms each. See Figure 12-9 for an example of the time mode and baseband mode outputs.

The mark and space time equations for time and baseband mode are:

$$\mathbf{t}_{mark} = (CMTCMD1:CMTCMD2 + 1) \div (\mathbf{f}_{CMTCLK} \div 8)$$
 Eqn. 12-5

$$t_{space} = CMTCMD3:CMTCMD4 \div (f_{CMTCLK} \div 8)$$
 Eqn. 12-6

where CMTCMD1:CMTCMD2 and CMTCMD3:CMTCMD4 are the decimal values of the concatenated registers.

Chapter 12. Carrier Modulator Timer (S08CMTV1)



Figure 12-9. Example CMT Output in Time and Baseband Modes

### 12.8.2.2 Baseband Mode

Baseband mode (MCGEN bit is set and BASE bit is set) is a derivative of time mode, where the mark and space period is based on (CMTCLK  $\div$  8) counts. The mark and space calculations are the same as in time mode. In this mode the modulator output will be at active level for the duration of the mark period and at an inactive level for the duration of a space period. See Figure 12-9 for an example of the output for both baseband and time modes. In the example, the carrier out frequency ( $f_{cg}$ ) is generated with a high count of 0x01 and a low count of 0x02 which results in a divide of 3 of CMTCLK with a 33% duty cycle. The modulator down counter was loaded with the value 0x0003 and the space period register with 0x0002.

#### NOTE

The waveforms in Figure 12-9 and Figure 12-10 are for the purpose of conceptual illustration and are not meant to represent precise timing relationships between the signals shown.

### 12.8.2.3 FSK Mode

When the modulator operates in FSK mode (MCGEN bit is set, FSK bit is set, and BASE bit is clear), the modulation mark and space periods consist of an integer number of carrier clocks (space period can be zero). When the mark period expires, the space period is transparently started (as in time mode). The carrier generator toggles between primary and secondary data register values whenever the modulator space period expires.

The space period provides an interpulse gap (no carrier). If CMTCMD3:CMTCMD4 = 0x0000, then the modulator and carrier generator will switch between carrier frequencies without a gap or any carrier glitches (zero space).

Using timing data for carrier burst and interpulse gap length calculated by the CPU, FSK mode can automatically generate a phase-coherent, dual-frequency FSK signal with programmable burst and interburst gaps.

The mark and space time equations for FSK mode are:

$$t_{mark} = (CMTCMD1:CMTCMD2 + 1) \div f_{cg}$$
 Eqn. 12-7

$$t_{space} = CMTCMD3:CMTCMD4 \div f_{cg}$$
 Eqn. 12-8

Where  $f_{cg}$  is the frequency output from the carrier generator. The example in figure below shows what the IRO pin output looks like in FSK mode with the following values: CMTCMD1:CMTCMD2 = 0x0003, CMTCMD3:CMTCMD4 = 0x0002, primary carrier high count = 0x01, primary carrier low count = 0x02, secondary carrier high count = 0x03, and secondary carrier low count = 0x01.



Figure 12-10. Example CMT Output in FSK Mode

### 12.8.2.4 Extended Space Operation

In either time, baseband or FSK mode, the space period can be made longer than the maximum possible value of the space period register. Setting the EXSPC bit in the CMTMSC register will force the modulator to treat the next modulation period (beginning with the next load of the counter and space period register) as a space period equal in length to the mark and space counts combined. Subsequent modulation periods will consist entirely of these extended space periods with no mark periods. Clearing EXSPC will return the modulator to standard operation at the beginning of the next modulation period.

### 12.8.2.4.1 EXSPC Operation in Time Mode

To calculate the length of an extended space in time or baseband modes, add the mark and space times and multiply by the number of modulation periods that EXSPC is set.

Chapter 12. Carrier Modulator Timer (S08CMTV1)

#### t<sub>exspace</sub> = (t<sub>mark</sub> + t<sub>space</sub>) x (number of modulation periods)

Eqn. 12-9

For an example of extended space operation, see Figure 12-11.

#### NOTE

The EXSPC feature can be used to emulate a zero mark event.



Figure 12-11. Extended Space Operation

### 12.8.2.4.2 EXSPC Operation in FSK Mode

In FSK mode, the modulator continues to count carrier out clocks, alternating between the primary and secondary registers at the end of each modulation period.

To calculate the length of an extended space in FSK mode, one needs to know whether the EXSPC bit was set on a primary or secondary modulation period, as well as the total number of both primary and secondary modulation periods completed while the EXSPC bit is high. A status bit for the current modulation is not accessible to the CPU. If necessary, software should maintain tracking of the current modulation cycle (primary or secondary). The extended space period ends at the completion of the space period time of the modulation period during which the EXSPC bit is cleared.

If the EXSPC bit was set during a primary modulation cycle, use the equation:

$$t_{exspace} = (t_{space})_{p} + (t_{mark} + t_{space})_{s} + (t_{mark} + t_{space})_{p} + \dots \qquad Eqn. 12-10$$

Where the subscripts p and s refer to mark and space times for the primary and secondary modulation cycles.

If the EXSPC bit was set during a secondary modulation cycle, use the equation:

### 12.8.3 Transmitter

The transmitter output block controls the state of the infrared out pin (IRO). The modulator output is gated on to the IRO pin when the modulator/carrier generator is enabled. When the modulator/carrier generator is disabled, the IRO pin is controlled by the state of the IRO latch.

A polarity bit in the CMTOC register enables the IRO pin to be high true or low true.

### 12.8.4 CMT Interrupts

The end of cycle flag (EOCF) is set when:

- The modulator is not currently active and the MCGEN bit is set to begin the initial CMT transmission
- At the end of each modulation cycle (when the counter is reloaded from CMTCMD1:CMTCMD2) while the MCGEN bit is set

In the case where the MCGEN bit is cleared and then set before the end of the modulation cycle, the EOCF bit will not be set when the MCGEN is set, but will become set at the end of the current modulation cycle.

When the MCGEN becomes disabled, the CMT module does not set the EOC flag at the end of the last modulation cycle.

The EOCF bit is cleared by reading the CMT modulator status and control register (CMTMSC) followed by an access of CMTCMD2 or CMTCMD4.

If the EOC interrupt enable (EOCIE) bit is high when the EOCF bit is set, the CMT module will generate an interrupt request. The EOCF bit must be cleared within the interrupt service routine to prevent another interrupt from being generated after exiting the interrupt service routine.

The EOC interrupt is coincident with loading the down-counter with the contents of CMTCMD1:CMTCMD2 and loading the space period register with the contents of CMTCMD3:CMTCMD4. The EOC interrupt provides a means for the user to reload new mark/space values into the modulator data registers. Modulator data register updates will take effect at the end of the current modulation cycle. Note that the down-counter and space period register are updated at the end of every modulation cycle, irrespective of interrupt handling and the state of the EOCF flag.

### 12.8.5 Low-Power Mode Operation

### 12.8.5.1 Wait Mode Operation

During wait mode the CMT, if enabled, will continue to operate normally. However, there will be no new codes or changes of pattern mode while in wait mode, because the CPU is not operating.

### 12.8.5.2 Stop3 Mode Operation

During Stop3 mode, clocks to the CMT module are halted. No registers are affected.

Note that because the clocks are halted, the CMT will resume upon exit from Stop3. Software should ensure that the Stop3 mode is not entered while the modulator is still in operation to prevent the IRO pin from being asserted while in Stop3 mode. This may require a time-out period from the time that the MCGEN bit is cleared to allow the last modulator cycle to complete.

### 12.8.5.3 Stop2 Mode Operation

During Stop2 mode, the CMT module is completely powered off internally and the IRO pin state at the time that Stop2 mode is entered is latched and held. To prevent the IRO pin from being asserted while in Stop2 mode, software should assure that the pin is not active when entering Stop2 mode. Upon wake-up from Stop2 mode, the CMT module will be in the reset state.

Chapter 12. Carrier Modulator Timer (S08CMTV1)

### 12.8.5.4 Background Mode Operation

When the microcontroller is in active background mode, the CMT temporarily suspends all counting until the microcontroller returns to normal user mode.

# Chapter 13 12-Bit Digital-to-Analog Converter (DAC12LVLPV1)

### 13.1 Introduction

The 12-bit Digital-to-Analog Converter (DAC) is a low-power, general purpose DAC. The 12-bit Digital-to-Analog converter (DAC) can provide a voltage output on the DACO pin.

Figure 13-1 shows the MC9S08MM128 series block diagram with the DAC highlighted.

### 13.1.1 DAC Clock Gating

The bus clock to the DAC can be gated on and off using the DAC bit in SCGC1. These bits are set after any reset, which enables the bus clock to this module. To conserve power, these bits can be cleared to disable the clock to this module when not in use. See Section 5.7.8, "System Clock Gating Control 1 Register (SCGC1)," for details.

### 13.1.2 DAC V<sub>ext</sub> and V<sub>int</sub> Configuration

On this device, Vext is connected to VDDA and Vint is connected to the bandgap voltage, Vrefo.

### 13.1.3 DAC Hardware Trigger Configuration

On this device, the hardware trigger is connected to the PDB output.



Figure 13-1. MC9S08MM128 series Block Diagram Highlighting DAC Block and Pins

### 13.1.4 Features

The DAC module features include:

- 1.8 V 3.6 V operation.
- On-chip programmable reference generator output (1/4096 Vin to Vin, step is 1/4096 Vin)
- Vin can be selected from two reference sources:
  - While VDDA is 1.8 V ~ 3.6 V, VREFH\_EXT (VDDA) can be used and guaranteed.
  - While VDDA is 2.4 V ~ 3.6 V, both VREFH\_INT (output of VREF) and VREFH\_EXT (VDDA) can be used and guaranteed.
- Optional operation in STOP3 mode
- 16-word data buffer supported with configurable watermark and multiple operation modes

### 13.1.5 Block Diagram

Figure 13-2 is the block diagram of the DAC module.





Figure 13-2. DAC Block Diagram

### 13.2 Register Definition

The DAC has 20 8-bit registers to control analog comparator and programmable voltage divider to perform the Digital to Analog functions.



### 13.2.1 DAC Data Register x (DACDATxH:DACDATxL)

When the DAC Buffer is not enabled, DACDAT0[11:0] controls the output voltage based on the following formula.

#### Vout = Vin \* (1+DACDAT0[11:0])/4096 Eqn. 13-1

When the DAC Buffer is enabled, DACDATx[11:0] is mapped to the 16-word buffer. Refer to 3.1 "DAC Buffer Operation" for details.

When writing a new value to DAC Data Register x (DACDATxH:DACDATxL), the write order should be DACDATxH first, then DACDATxL. Otherwise the value will not be properly loaded to the effective DAC hard block and a mismatch between the DAC output may be observed. Reading DACDATx as the write-value does not mean the value is properly loaded to the DAC hard block. Therefore, the write sequence of high byte first then low byte must be followed.

### 13.2.2 DAC Status Register (DACS)



#### NOTE

If one of the flag is set, it must be cleared by software, or it will keep it's value. Write zero value to the status register, the relevant bit (s) will be cleared. It's no effect to write 1 to this register. After reset, DACRPT is set, it can be cleared by software if needed. The flag registers can be set only when the data buffer status is changed.

|--|

| Field       | Description                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3         | Reserved                                                                                                                                                                                            |
| 2<br>DACWM  | DAC buffer watermark flag.<br>0 The DAC buffer read pointer doesn't reach the watermark level<br>1 The DAC buffer read pointer reaches the watermark level                                          |
| 1<br>DACRPT | DAC buffer read pointer top position flag.<br>0 The DAC buffer read pointer is not zero<br>1 The DAC buffer read pointer is zero                                                                    |
| 0<br>DACRPB | <ul> <li>DAC buffer read pointer bottom position flag.</li> <li>0 The DAC buffer read pointer isn't equal to the DACBFUP</li> <li>1 The DAC buffer read pointer is equal to the DACBFUP.</li> </ul> |

### 13.2.3 DAC Control Register (DACC0)



#### Figure 13-6. DAC Control Register 0 (DACC0)

#### Table 13-2. DACC0 Field Descriptions

| Field        | Description                                                                                                                                                                        |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DACEN   | <ul> <li>DAC enable — The DACEN bit starts the Programmable Reference Generator operation.</li> <li>0 The DAC system is disabled.</li> <li>1 The DAC system is enabled.</li> </ul> |
| 6<br>DACRFS  | <ul> <li>DAC Reference Select</li> <li>0 The DAC selects V<sub>int</sub> as the reference voltage.</li> <li>1 The DAC selects V<sub>ext</sub> as the reference voltage.</li> </ul> |
| 5<br>DACTSEL | DAC trigger select<br>0 The DAC hardware trigger is selected.<br>1 The DAC software trigger is selected.                                                                           |
| Field        | Description                                                                                                                                                                                                                                                                                                                      |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>DACSTRG | <ul> <li>DAC software trigger — active high. This is a write-only bit; it is always "0" when read. If the DAC software trigger is selected and buffer enabled, writing a 1 to this bit advances the buffer read pointer once.</li> <li>0 The DAC soft trigger is not valid.</li> <li>1 The DAC soft trigger is valid.</li> </ul> |
| 3<br>LPEN    | DAC low power control<br>0 High power mode.<br>1 Low power mode.                                                                                                                                                                                                                                                                 |
| 2<br>DACWIE  | <ul><li>DAC buffer watermark interrupt enable.</li><li>0 The DAC buffer watermark interrupt is disabled.</li><li>1 The DAC buffer watermark interrupt is enabled.</li></ul>                                                                                                                                                      |
| 1<br>DACTIE  | <ul><li>DAC buffer read pointer top flag interrupt enable.</li><li>0 The DAC buffer read pointer top flag interrupt is disabled.</li><li>1 The DAC buffer read pointer top flag interrupt is enabled.</li></ul>                                                                                                                  |
| 0<br>DACBIE  | <ul><li>DAC buffer read pointer bottom flag interrupt enable.</li><li>0 The DAC buffer read pointer bottom flag interrupt is disabled.</li><li>1 The DAC buffer read pointer bottom flag interrupt is enabled.</li></ul>                                                                                                         |

#### Table 13-2. DACC0 Field Descriptions (Continued)

# 13.2.4 DAC Control Register1 (DACC1)



### Figure 13-7. DAC Control Register 1 (DACC1)

### Table 13-3. DACC1 Field Descriptions

| Field          | Description                                                                                                                                                                                                                                                                                                |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3            | Reserved                                                                                                                                                                                                                                                                                                   |
| 4:3<br>DACBFWM | DAC Buffer Watermark Select — When the word number between the read pointer and the upper address<br>is equal to DACBFWM, the DACWM bit in status register will be set. DACWM can be used to inform the<br>software need to refresh the DAC buffer.<br>00 1 word<br>01 2 words<br>10 3 words<br>11 4 words |

| Table 13-3. DACC1 | Field De | scriptions | (Continued) |
|-------------------|----------|------------|-------------|
|-------------------|----------|------------|-------------|

| Field          | Description                                                                                                                                                                                                                                                                                                   |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:1<br>DACBFMD | DAC Buffer Work Mode Select<br>00 Normal mode<br>01 Swing mode<br>10 One-time scan mode<br>11 Reserved                                                                                                                                                                                                        |
| 0<br>DACBFE    | <ul> <li>DAC Buffer Enable</li> <li>0 Buffer read pointer disabled. The converted data is always the first word of the buffer.</li> <li>1 Buffer read pointer enabled. The converted data is the word that the read pointer points to. It means converted data can be from any word of the buffer.</li> </ul> |

# 13.2.5 DAC Control Register 2 (DACC2)



Figure 13-8. DAC Control Register 2 (DACC2)

### Table 13-4. DACC2 Field Descriptions

| Field          | Description                                                                                                             |
|----------------|-------------------------------------------------------------------------------------------------------------------------|
| 7:4<br>DACBFRP | DAC Buffer Read Pointer — These 4 bits keep the current value of the buffer read pointer                                |
| 3:0<br>DACBFUP | <b>DAC Buffer Upper Limit</b> — These 4 bits select the buffer's upper limit. The buffer read pointer cannot exceed it. |

# 13.3 Functional Description

The 12-bit Digital-to-Analog Convertor (DAC12LVLP) module can select one of two reference inputs  $V_{in1}$  and  $V_{in2}$  as the DAC reference voltage ( $V_{in}$ ) by DACRFS bit of DACC0 register. Refer to the module introduction for information on the source for  $V_{ext}$  and  $V_{int}$ . When the DAC12LVLP is enabled, it converts the data in DACDAT0[11:0] or the data from the DAC data buffer to a stepped analog output voltage. The output voltage range is from  $V_{in}/4096$  to  $V_{in}$ , and the step is  $V_{in}/4096$ .

# 13.3.1 DAC Data Buffer Operation

When the DAC is enabled and the buffer isn't enabled, the DAC12LVLP module always converts the data in DACDAT0 to analog output voltage.

When both the DAC and the buffer are enabled, the DAC12LVLP converts the data in the data buffer to analog output voltage. The data buffer read pointer advances to the next word in the event the hardware trigger or the software trigger occurs. Refer to the DAC12LVLP Introduction section for the hardware

trigger connection. The data buffer can be configured to operate in normal mode, swing mode, or one-time scan mode. When the buffer operation is switched from one mode to another, the read pointer doesn't change. The read pointer can be set to any value between 0 and DACBFUP by writing DACBFRP in DACC2.

## 13.3.1.1 Buffer Normal Mode

This is the default mode. The buffer works as a circular buffer. The read pointer increases by one every time when the trigger occurs. When the read pointer reaches the upper limit, it goes to the zero directly in the next trigger event.

## 13.3.1.2 Buffer Swing Mode

This mode is similar to the Normal mode. But when the read pointer reaches the upper limit, it doesn't go to the zero. It will descend by one in the next trigger events until zero is reached.

### 13.3.1.3 Buffer One-time Scan Mode

The read pointer increases by one every time the trigger occurs. When it reaches the upper limit, it stops. If the read pointer is reset to an address other than the upper limit, it will increase to the upper address and then stop.

### NOTE

If the software set the read pointer to the upper limit, the read pointer will not advance in this mode.

### 13.3.2 Resets

During reset, the DAC12LVLP is configured in the default mode. DAC12LVLP is disabled.

## 13.3.3 Low Power Mode Operation

### 13.3.3.1 Wait Mode Operation

In wait mode, the DAC12LVLP operates normally if enabled.

### 13.3.3.2 Stop Mode Operation

The DAC12LVLP continues to operate in stop3 mode if enabled, the output voltage will hold the value before STOP.

In stop2 mode, the DAC12LVLP is fully shut down.

## 13.3.4 Background Mode Operation

When the MCU is in active background mode, the DAC12LVLP operates normally.

#### Chapter 13. 12-Bit Digital-to-Analog Converter (DAC12LVLPV1)

# Chapter 14 Inter-Integrated Circuit (S08IICV3)

# 14.1 Introduction

The inter-integrated circuit (IIC) provides a method of communication between a number of devices. The interface is designed to operate up to 100 kbps with maximum bus loading and timing. The device is capable of operating at higher baud rates, up to a maximum of clock/20, with reduced bus loading. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400 pF.

### NOTE

MC9S08MM128 series devices do not include stop1 mode. Please ignore references to stop1.

### NOTE

The SDA and SCL should not be driven above  $V_{DD}$ . These pins are pseudo open-drain and contain a protection diode to  $V_{DD}$ .

# 14.1.1 Module Configuration

The IIC module pins, SDA and SCL can be repositioned under software control using IICPS in SOPT3 as as shown in Table 14-1. IICPS in SOPT3 selects which general-purpose I/O ports are associated with IIC operation.

| IICPS in SOPT3 | Port Pin for SDA | Port Pin for SCL |
|----------------|------------------|------------------|
| 0 (default)    | PTD4             | PTD5             |
| 1              | PTF4             | PTF3             |

# 14.1.2 IIC Clock Gating

The bus clock to the IIC can be gated on and off using the IIC bit in SCGC1. This bit is set after any reset, which enables the bus clock to this module. To conserve power, the IIC bit can be cleared to disable the clock to this module when not in use. See Section 5.7.8, "System Clock Gating Control 1 Register (SCGC1)," for details.



Figure 14-1. Block Diagram Highlighting the IIC Module

Supports System Management Bus Specification (SMBus), version 2.

## 14.1.3 Features

The IIC includes these distinctive features:

- Compatible with IIC bus standard
- Multi-master operation
- Software programmable for one of 64 different serial clock frequencies
- Software selectable acknowledge bit
- Interrupt driven byte-by-byte data transfer
- Arbitration lost interrupt with automatic mode switching from master to slave
- Calling address identification interrupt
- START and STOP signal generation/detection
- Repeated START signal generation/detection
- Acknowledge bit generation/detection
- Bus busy detection
- General call recognition
- 10-bit address extension
- Support System Management Bus Specification(SMBus), version2
- Programmable glitch input filter

## 14.1.4 Modes of Operation

A brief description of the IIC in the various MCU modes follows:

- **Run mode** This is the basic mode of operation. To conserve power in this mode, disable the module.
- Wait mode The module continues to operate while the MCU is in wait mode and can provide a wake-up interrupt.
- **Stop mode** The IIC is inactive in stop3 mode for reduced power consumption. The STOP instruction does not affect IIC register states. Stop2 will reset the register contents.

Chapter 14. Inter-Integrated Circuit (S08IICV3)

# 14.1.5 Block Diagram

Figure 14-2 is a block diagram of the IIC.



Figure 14-2. IIC Functional Block Diagram

# 14.2 External Signal Description

This section describes each user-accessible pin signal.

# 14.2.1 SCL — Serial Clock Line

The bidirectional SCL is the serial clock line of the IIC system.

# 14.2.2 SDA — Serial Data Line

The bidirectional SDA is the serial data line of the IIC system.

# 14.3 Register Definition

### 14.3.1 Module Memory Map

The IIC has ten 8-bit registers. The base address of the module is hardware programmable. The IIC register map is fixed and begins at the module's base address. Table 14-2 summarizes the IIC module's address space. The following section describes the bit-level arrangement and functionality of each register.

| Address       | Use                                            | Access     |
|---------------|------------------------------------------------|------------|
| Base + \$0000 | IIC Address Register 1 (IICA1)                 | read/write |
| Base + \$0001 | IIC Frequency Divider Register (IICF)          | read/write |
| Base + \$0002 | IIC Control Register 1 (IICC1)                 | read/write |
| Base + \$0003 | IIC Status Register (IICS)                     | read       |
| Base + \$0004 | IIC Data IO Register (IICD)                    | read/write |
| Base + \$0005 | IIC Control Register 2 (IICC2)                 | read/write |
| Base + \$0006 | IIC input programmable filter (IICFLT)         | read/write |
| Base + \$0006 | SMBUS IIC Control and Status Register (IICSMB) | read/write |
| Base + \$0007 | IIC Address Register 2 (IICA2)                 | read/write |
| Base + \$0008 | IIC SCL Low Time Out Register High (IICSLTH)   | read/write |
| Base + \$0009 | IIC SCL Low Time Out Register Low (IICSLTL)    | read/write |
| Base + \$000A | IIC input programmable filter (IICFLT)         | read/write |

### Table 14-2. Module Memory Map

This section consists of the IIC register descriptions in address order.

Refer to the direct-page register summary in the Memory chapter of this document for the absolute address assignments for all IIC registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

### NOTE

If SMBus is selected, then the IICFLT's address is \$000A, or it should be \$0006.

# 14.3.2 IIC Address Register 1 (IICA1)





|   | Field          | Description                                                                                                                                                                                       |
|---|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A | 7:1<br>.D[7:1] | Slave Address 1— The AD[7:1] field contains the slave address to be used by the IIC module. This field is used on the 7-bit address scheme and the lower seven bits of the 10-bit address scheme. |

### Table 14-3. IICA1 Field Descriptions

# 14.3.3 IIC Frequency Divider Register (IICF)



Figure 14-4. IIC Frequency Divider Register (IICF)

### Table 14-4. IICF Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                              |                 |            |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|--|--|
| 7:6<br>MULT | <b>IIC Multiplier Factor</b> — The MULT bits define the multiplier factor mul. This factor is used along wit divider to generate the IIC baud rate. The multiplier factor mul as defined by the MULT bits is provid 00 mul = 01<br>01 mul = 02<br>10 mul = 04<br>11 Reserved                                                                                                                                             | h the<br>ed bel | SCL<br>ow. |  |  |
| 5:0<br>ICR  | IIC Clock Rate — The ICR bits are used to prescale the bus clock for bit rate selection. These bits and the MULT bits are used to determine the IIC baud rate, the SDA hold time, the SCL Start hold time and the SCL Stop hold time. Table 14-5 provides the SCL divider and hold values for corresponding values of the ICR.<br>The SCL divider multiplied by multiplier factor mul is used to generate IIC baud rate. |                 |            |  |  |
|             | IIC baud rate = bus speed (Hz)/(mul * SCL divider)                                                                                                                                                                                                                                                                                                                                                                       | Eqn.            | 14-1       |  |  |
|             | SDA hold time is the delay from the falling edge of SCL (IIC clock) to the changing of SDA (IIC data).                                                                                                                                                                                                                                                                                                                   |                 |            |  |  |
|             | SDA hold time = bus period (s) * mul * SDA hold value                                                                                                                                                                                                                                                                                                                                                                    | Eqn.            | 14-2       |  |  |
|             | SCL Start hold time is the delay from the falling edge of SDA (IIC data) while SCL is high (Start cond<br>falling edge of SCL (IIC clock).                                                                                                                                                                                                                                                                               | lition)         | to the     |  |  |
|             | SCL Start hold time = bus period (s) * mul * SCL Start hold value                                                                                                                                                                                                                                                                                                                                                        | Eqn.            | 14-3       |  |  |
|             | SCL Stop hold time is the delay from the rising edge of SCL (IIC clock) to the rising edge of SDA SDA (IIC data) while SCL is high (Stop condition).                                                                                                                                                                                                                                                                     |                 |            |  |  |
|             | SCL Stop hold time = bus period (s) * mul * SCL Stop hold value                                                                                                                                                                                                                                                                                                                                                          | Eqn.            | 14-4       |  |  |

| мшт  | ICP  | Hold times (µs) |           |          |  |
|------|------|-----------------|-----------|----------|--|
| WOLI | ICK  | SDA             | SCL Start | SCL Stop |  |
| 0x2  | 0x00 | 3.500           | 3.000     | 5.500    |  |
| 0x1  | 0x07 | 2.500           | 4.000     | 5.250    |  |
| 0x1  | 0x0B | 2.250           | 4.000     | 5.250    |  |
| 0x0  | 0x14 | 2.125           | 4.250     | 5.125    |  |
| 0x0  | 0x18 | 1.125           | 4.750     | 5.125    |  |

For example if the bus speed is 8MHz, the table below shows the possible hold time values with different ICR and MULT selections to achieve an IIC baud rate of 100kbps.

| ICR<br>(hex) | SCL<br>Divider | SDA Hold<br>Value | SCL Hold<br>(Start)<br>Value | SCL Hold<br>(Stop)<br>Value |   | ICR<br>(hex) |
|--------------|----------------|-------------------|------------------------------|-----------------------------|---|--------------|
| 00           | 20             | 7                 | 6                            | 11                          |   | 20           |
| 01           | 22             | 7                 | 7                            | 12                          |   | 21           |
| 02           | 24             | 8                 | 8                            | 13                          |   | 22           |
| 03           | 26             | 8                 | 9                            | 14                          |   | 23           |
| 04           | 28             | 9                 | 10                           | 15                          |   | 24           |
| 05           | 30             | 9                 | 11                           | 16                          |   | 25           |
| 06           | 34             | 10                | 13                           | 18                          |   | 26           |
| 07           | 40             | 10                | 16                           | 21                          |   | 27           |
| 08           | 28             | 7                 | 10                           | 15                          |   | 28           |
| 09           | 32             | 7                 | 12                           | 17                          |   | 29           |
| 0A           | 36             | 9                 | 14                           | 19                          |   | 2A           |
| 0B           | 40             | 9                 | 16                           | 21                          |   | 2B           |
| 0C           | 44             | 11                | 18                           | 23                          |   | 2C           |
| 0D           | 48             | 11                | 20                           | 25                          |   | 2D           |
| 0E           | 56             | 13                | 24                           | 29                          |   | 2E           |
| 0F           | 68             | 13                | 30                           | 35                          |   | 2F           |
| 10           | 48             | 9                 | 18                           | 25                          |   | 30           |
| 11           | 56             | 9                 | 22                           | 29                          |   | 31           |
| 12           | 64             | 13                | 26                           | 33                          |   | 32           |
| 13           | 72             | 13                | 30                           | 37                          |   | 33           |
| 14           | 80             | 17                | 34                           | 41                          |   | 34           |
| 15           | 88             | 17                | 38                           | 45                          |   | 35           |
| 16           | 104            | 21                | 46                           | 53                          |   | 36           |
| 17           | 128            | 21                | 58                           | 65                          |   | 37           |
| 18           | 80             | 9                 | 38                           | 41                          |   | 38           |
| 19           | 96             | 9                 | 46                           | 49                          |   | 39           |
| 1A           | 112            | 17                | 54                           | 57                          |   | 3A           |
| 1B           | 128            | 17                | 62                           | 65                          |   | 3B           |
| 1C           | 144            | 25                | 70                           | 73                          |   | 3C           |
| 1D           | 160            | 25                | 78                           | 81                          |   | 3D           |
| 1E           | 192            | 33                | 94                           | 97                          |   | 3E           |
| 1F           | 240            | 33                | 118                          | 121                         |   | 3F           |
|              |                |                   |                              |                             | - |              |

Table 14-5. IIC Divider and Hold Values

| ICR<br>(hex) | SCL<br>Divider | SDA Hold<br>ValueSCL Hold<br>(Start)SCL Hold<br>(Stop)ValueValueValue |      | SCL Hold<br>(Stop)<br>Value |  |
|--------------|----------------|-----------------------------------------------------------------------|------|-----------------------------|--|
| 20           | 160            | 17                                                                    | 78   | 81                          |  |
| 21           | 192            | 17                                                                    | 94   | 97                          |  |
| 22           | 224            | 33                                                                    | 110  | 113                         |  |
| 23           | 256            | 33                                                                    | 126  | 129                         |  |
| 24           | 288            | 49                                                                    | 142  | 145                         |  |
| 25           | 320            | 49                                                                    | 158  | 161                         |  |
| 26           | 384            | 65                                                                    | 190  | 193                         |  |
| 27           | 480            | 65                                                                    | 238  | 241                         |  |
| 28           | 320            | 33                                                                    | 158  | 161                         |  |
| 29           | 384            | 33                                                                    | 190  | 193                         |  |
| 2A           | 448            | 65                                                                    | 222  | 225                         |  |
| 2B           | 512            | 65                                                                    | 254  | 257                         |  |
| 2C           | 576            | 97                                                                    | 286  | 289                         |  |
| 2D           | 640            | 97                                                                    | 318  | 321                         |  |
| 2E           | 768            | 129                                                                   | 382  | 385                         |  |
| 2F           | 960            | 129                                                                   | 478  | 481                         |  |
| 30           | 640            | 65                                                                    | 318  | 321                         |  |
| 31           | 768            | 65                                                                    | 382  | 385                         |  |
| 32           | 896            | 129                                                                   | 446  | 449                         |  |
| 33           | 1024           | 129                                                                   | 510  | 513                         |  |
| 34           | 1152           | 193                                                                   | 574  | 577                         |  |
| 35           | 1280           | 193                                                                   | 638  | 641                         |  |
| 36           | 1536           | 257                                                                   | 766  | 769                         |  |
| 37           | 1920           | 257                                                                   | 958  | 961                         |  |
| 38           | 1280           | 129                                                                   | 638  | 641                         |  |
| 39           | 1536           | 129                                                                   | 766  | 769                         |  |
| 3A           | 1792           | 257                                                                   | 894  | 897                         |  |
| 3B           | 2048           | 257                                                                   | 1022 | 1025                        |  |
| 3C           | 2304           | 385                                                                   | 1150 | 1153                        |  |
| 3D           | 2560           | 385                                                                   | 1278 | 1281                        |  |
| 3E           | 3072           | 513                                                                   | 1534 | 1537                        |  |
| 3F           | 3840           | 513                                                                   | 1918 | 1921                        |  |

# 14.3.4 IIC Control Register (IICC1)



### Figure 14-5. IIC Control Register (IICC1)

### Table 14-6. IICC1 Field Descriptions

| Field                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>IICEN                                    | <ul> <li>IIC Enable — The IICEN bit determines whether the IIC module is enabled.</li> <li>0 IIC is not enabled.</li> <li>1 IIC is enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6<br>IICIE                                    | <ul> <li>IIC Interrupt Enable — The IICIE bit determines whether an IIC interrupt is requested.</li> <li>0 IIC interrupt request not enabled.</li> <li>1 IIC interrupt request enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5<br>MST                                      | <ul> <li>Master Mode Select — When the MST bit is changed from a 0 to a 1, a START signal is generated on the bus and master mode is selected. When this bit changes from a 1 to a 0 a STOP signal is generated and the mode of operation changes from master to slave.</li> <li>0 Slave mode.</li> <li>1 Master mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4<br>TX                                       | <ul> <li>Transmit Mode Select — The TX bit selects the direction of master and slave transfers. In master mode this bit should be set according to the type of transfer required. Therefore, for address cycles, this bit will always be high. When addressed as a slave this bit should be set by software according to the SRW bit in the status register.</li> <li>0 Receive.</li> <li>1 Transmit.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3<br>TXAK                                     | <ul> <li>Transmit Acknowledge Enable — This bit specifies the value driven onto the SDA during data acknowledge cycles for both master and slave receivers.</li> <li>There are two conditions will effect NAK/ACK generation.</li> <li>If FACK (fast NACK/ACK) is cleared,</li> <li>0 An acknowledge signal will be sent out to the bus on the following receiving data byte.</li> <li>1 No acknowledge signal response is sent to the bus on the following receiving data byte.</li> <li>If FASK bit is set. no ACK or NACK is sent out after receiving one data byte until this TXAK bit is written</li> <li>0 An acknowledge signal will be sent out to the bus on the current receiving data byte.</li> <li>If FASK bit is set. no ACK or NACK is sent to the bus on the current receiving data byte until this TXAK bit is written</li> <li>0 An acknowledge signal response is sent to the bus on the current receiving data byte</li> <li>1 No acknowledge signal response is sent to the bus on the current receiving data byte</li> <li>No acknowledge signal response is sent to the bus on the current receiving data byte</li> <li>1 No acknowledge signal response is sent to the bus on the current receiving data byte</li> <li>1 No acknowledge signal response is sent to the bus on the current receiving data byte</li> <li>1 No acknowledge signal response is sent to the bus on the current receiving data byte</li> </ul> |
| 2<br>RSTA<br>(Write Only<br>read always<br>0) | <ul> <li>Repeat START — Writing a 1 to this bit will generate a repeated START condition provided it is the current master. Attempting a repeat at the wrong time will result in loss of arbitration.</li> <li>0 No repeat start detected in bus operation.</li> <li>1 Repeat start generated.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

# 14.3.5 IIC Status Register (IICS)



#### Figure 14-6. IIC Status Register (IICS)

#### Table 14-7. IICS Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TCF  | <ul> <li>Transfer Complete Flag — This bit is set on the completion of a byte and acknowledge bit transfer. Note that this bit is only valid during or immediately following a transfer to the IIC module or from the IIC module. The TCF bit is cleared by reading the IICD register in receive mode or writing to the IICD in transmit mode.</li> <li>0 Transfer in progress.</li> <li>1 Transfer complete.</li> </ul>                                                                                                                                                                                                                            |
| 6<br>IAAS | Addressed as a Slave — The IAAS bit is set when one of the following conditions is met         1) When the calling address matches the programmed slave address,         2) If the GCAEN bit is set and a general call is received.         3) If SIICAEN bit is set, when the calling address matches the 2nd programmed slave address         4) If ALERTEN bit is set and SMBus alert response address is received         This bit is set before ACK bit. The CPU needs to check the SRW bit and set TX/RX bit accordingly. Writing the IICC1 register with any value clears this bit.         0 Not addressed.         1 Addressed as a slave. |
| 5<br>BUSY | <ul> <li>Bus Busy — The BUSY bit indicates the status of the bus regardless of slave or master mode. The BUSY bit is set when a START signal is detected and cleared when a STOP signal is detected.</li> <li>0 Bus is idle.</li> <li>1 Bus is busy.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                     |
| 4<br>ARBL | <ul> <li>Arbitration Lost — This bit is set by hardware when the arbitration procedure is lost. The ARBL bit must be cleared by software, by writing a 1 to it.</li> <li>0 Standard bus operation.</li> <li>1 Loss of arbitration.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2<br>SRW  | <ul> <li>Slave Read/Write — When addressed as a slave the SRW bit indicates the value of the R/W command bit of the calling address sent to the master.</li> <li>0 Slave receive, master writing to slave.</li> <li>1 Slave transmit, master reading from slave.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                         |

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>IICIF | <ul> <li>IIC Interrupt Flag — The IICIF bit is set when an interrupt is pending. This bit must be cleared by software, by writing a 1 to it in the interrupt routine. One of the following events can set the IICIF bit: <ul> <li>One byte transfer including ACK/NACK bit completes if FACK = 0</li> <li>One byte transfer including ACK/NACK bit completes if FACK = 1 and this byte is an address byte</li> <li>One byte transfer excluding ACK/NCAK bit completes if FACK = 1 and this byte is a data byte. an ACK or NACK is sent out on the bus by writing 0 or 1 to TXAK after this bit is set.</li> <li>Match of slave addresses to calling address (Primary Slave address, General Call address, Alert Response address, and Second Slave address) (Received address is stored in data register)</li> <li>Arbitration lost</li> <li>Timeouts in SMBus mode except high timeout</li> </ul> </li> <li>Note: The IICIF will be cleared right after 1 bus cycle delay after writing a logic 1 to it.</li> </ul> |
| 0<br>RXAK  | <ul> <li>Receive Acknowledge — When the RXAK bit is low, it indicates an acknowledge signal has been received after the completion of one byte of data transmission on the bus. If the RXAK bit is high it means that no acknowledge signal is detected.</li> <li>0 Acknowledge received.</li> <li>1 No acknowledge received.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# 14.3.6 IIC Data I/O Register (IICD)



### Figure 14-7. IIC Data I/O Register (IICD)

#### Table 14-8. IICD Field Descriptions

| Field       | Description                                                                                                                                                                                                                                |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>DATA | <b>Data</b> — In master transmit mode, when data is written to the IICD, a data transfer is initiated. The most significant bit is sent first. In master receive mode, reading this register initiates receiving of the next byte of data. |

### NOTE

When transitioning out of master receive mode, the IIC mode should be switched before reading the IICD register to prevent an inadvertent initiation of a master receive data transfer.

In slave mode, the same functions are available after an address match has occurred.

Note that the TX bit in IICC must correctly reflect the desired direction of transfer in master and slave modes for the transmission to begin. For instance, if the IIC is configured for master transmit but a master receive is desired, then reading the IICD will not initiate the receive.

#### Chapter 14. Inter-Integrated Circuit (S08IICV3)

Reading the IICD will return the last byte received while the IIC is configured in either master receive or slave receive modes. The IICD does not reflect every byte that is transmitted on the IIC bus, nor can software verify that a byte has been written to the IICD correctly by reading it back.

In master transmit mode, the first byte of data written to IICD following assertion of MST (Start bit) or assertion of RSTA bit (repeated Start ) is used for the address transfer and should comprise of the calling address (in bit 7 to bit 1) concatenated with the required  $R/\overline{W}$  bit (in position bit 0).

# 14.3.7 IIC Control Register 2 (IICC2)



Figure 14-8. IIC Control Register (IICC2)

### Table 14-9. IICC2 Field Descriptions

| Field           | Description                                                                                                                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>GCAEN      | <ul> <li>General Call Address Enable — The GCAEN bit enables or disables general call address.</li> <li>0 General call address is disabled</li> <li>1 General call address is enabled.</li> </ul> |
| 6<br>ADEXT      | <ul> <li>Address Extension — The ADEXT bit controls the number of bits used for the slave address.</li> <li>0 7-bit address scheme</li> <li>1 10-bit address scheme</li> </ul>                    |
| 2:0<br>AD[10:8] | Slave Address — The AD[10:8] field contains the upper three bits of the slave address in the 10-bit address scheme. This field is only valid when the ADEXT bit is set.                           |

# 14.3.8 IIC SMBus Control and Status Register (IICSMB)



### Table 14-10. IICSMB Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>FACK    | <ul> <li>Fast NACK/ACK enable — For SMBus Packet Error Checking, CPU should be able to issue an ACK or NACK according to the result of receiving data byte.</li> <li>0 ACK or NACK will be sent out on the following receiving data byte.</li> <li>1 Writing an 0 to TXAK after receiving data byte will generate an ACK; Writing an 1 to TXAK after receiving data byte will generate a NACK</li> </ul> |
| 6<br>ALERTEN | <ul> <li>SMBus Alert Response Address Enable — The ALERTEN bit enables or disable SMBus alert response address.</li> <li>0 SMBus alert response address matching is disabled</li> <li>1 SMBus alert response address matching is enabled.</li> </ul>                                                                                                                                                     |
| 5<br>SIICAEN | <ul> <li>Second IIC Address Enable — The SIICAEN bit enables or disable SMBus device default address.</li> <li>IIC Address Register 2 matching is disabled.</li> <li>IIC Address Register 2 matching is enabled.</li> </ul>                                                                                                                                                                              |
| 4<br>TCKSEL  | Time Out Counter Clock Select— This bit selects the clock sources of Time Out Counter<br>0 Time Out Counter counts at bus/64 frequency<br>1 Time Out Counter counts at the bus frequency                                                                                                                                                                                                                 |
| 3<br>SLTF    | <ul> <li>SCL Low Timeout Flag — This read-only bit is set to logic 1 when IICSLT loaded non zero value (LoValue) and a SCL Low Time Out occurs. This bit is cleared by software, by writting a logic 1 to it or IICIF.</li> <li>No LOW TIME OUT occurs.</li> <li>A LOW TIME OUT occurs.</li> <li>Note: LOW TIME OUT function is disabled when IIC SCL LOW TIMER OUT register is set to zero</li> </ul>   |
| 2<br>SHTF    | <ul> <li>SCL High Timeout Flag — This read-only bit is set to logic 1 when SCL and SDA are held high more than clock</li> <li>* LoValue/512, which indicates the Bus Free. This bit is cleared automatically.</li> <li>0 No HIGH TIMEOUT occurs.</li> <li>1 An HIGH TIMEOUT occurs.</li> </ul>                                                                                                           |

### NOTE

1. A master can assume that the bus is free if it detects that the clock and data signals have been high for greater than THIGH,MAX, however, the SHTF will rise in bus transmission process but bus idle state.

2. When TCKSEL=1 there is no meaning to monitor SHTF since the bus speed is too high to match the protocol of SMBus.

## 14.3.9 IIC Address Register 2 (IICA2)



## 14.3.10 IIC SCL Low Time Out Register High (IICSLTH)

|        | 7      | 6              | 5              | 4      | 3      | 2      | 1     | 0     |
|--------|--------|----------------|----------------|--------|--------|--------|-------|-------|
| R<br>W | SSLT15 | SSLT14         | SSLT13         | SSLT12 | SSLT11 | SSLT10 | SSLT9 | SSLT8 |
| Reset  | 0      | 0              | 0              | 0      | 0      | 0      | 0     | 0     |
|        |        | = Unimplemente | ed or Reserved |        |        |        |       |       |

| Field             | Description                                                                                                                       |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>SSLT[15:8] | The value in this register is the most significant byte of SCL low time out value that determines the time-out period of SCL low. |

## 14.3.11 IIC SCL LowTime Out register Low (IICSLTL)



#### Chapter 14. Inter-Integrated Circuit (S08IICV3)

| Field            | Description                                                                                                                       |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>SSLT[7:0] | The value in this register is the bast significant byte of SCL low time out value that determines the time-out period of SCL low. |

# 14.3.12 IIC Programmable Input Glitch Filter (IICFLT)



### Table 14-11. IICFLT Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0<br>FLT | IIC Programmable Filter Factor<br>contain the programming controls for the width of glitch (in terms of bus clock cycles) the filter<br>should absorb; in other words, the filter does not let glitches less than or equal to this width setting pass.<br>FLT[3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|            | 0000 No Filter / Bypass<br>0001 Filter glitches up to width of 1 (half) IPBUS clock cycle<br>0010 Filter glitches up to width of 2 (half) IPBUS clock cycles<br>0011 Filter glitches up to width of 3 (half) IPBUS clock cycles<br>0100 Filter glitches up to width of 4 (half) IPBUS clock cycles<br>0101 Filter glitches up to width of 5 (half) IPBUS clock cycles<br>0110 Filter glitches up to width of 6 (half) IPBUS clock cycles<br>0111 Filter glitches up to width of 7 (half) IPBUS clock cycles<br>1000 Filter glitches up to width of 8 (half) IPBUS clock cycles<br>1000 Filter glitches up to width of 9 (half) IPBUS clock cycles<br>1001 Filter glitches up to width of 10 (half) IPBUS clock cycles<br>1010 Filter glitches up to width of 10 (half) IPBUS clock cycles<br>1011 Filter glitches up to width of 10 (half) IPBUS clock cycles<br>1011 Filter glitches up to width of 11 (half) IPBUS clock cycles |
|            | <ul> <li>1100 Filter glitches up to width of 12 (half) IPBUS clock cycles</li> <li>1101 Filter glitches up to width of 13 (half) IPBUS clock cycles</li> <li>1110 Filter glitches up to width of 14 (half) IPBUS clock cycles</li> <li>1111 Filter glitches up to width of 15 (half) IPBUS clock cycles</li> <li>NOTE:</li> <li>The width of the FLT is an integration option which can be changed in different SoCs</li> <li>And Also the clock source used is an integration configurative option - It could be the 2X IPBus clock or the IPbus clock - which one needs to be identified at architectural definition. For the 4-bit definitions above, hard descriptions of "half" IPBUS clock cycles will not be the case when the IPBUS clock is used for filtering logic.</li> </ul>                                                                                                                                         |

# 14.4 Functional Description

This section provides a complete functional description of the IIC module.

# 14.4.1 IIC Protocol

The IIC bus system uses a serial data line (SDA) and a serial clock line (SCL) for data transfer. All devices connected to it must have open drain or open collector outputs. A logic AND function is exercised on both lines with external pull-up resistors. The value of these resistors is system dependent.

Normally, a standard communication is composed of four parts:

- START signal
- Slave address transmission
- Data transfer
- STOP signal

The STOP signal should not be confused with the CPU STOP instruction. The IIC bus system communication is described briefly in the following sections and illustrated in Figure 14-9.



Figure 14-9. IIC Bus Transmission Signals

## 14.4.1.1 START Signal

When the bus is free; in other words, no master device is engaging the bus (both SCL and SDA lines are at logical high), a master may initiate communication by sending a START signal. As shown in Figure 14-9, a START signal is defined as a high-to-low transition of SDA while SCL is high. This signal denotes the beginning of a new data transfer (each data transfer may contain several bytes of data) and brings all slaves out of their idle states.

## 14.4.1.2 Slave Address Transmission

The first byte of data transferred immediately after the START signal is the slave address transmitted by the master. This is a seven-bit calling address followed by a  $R/\overline{W}$  bit. The  $R/\overline{W}$  bit tells the slave the desired direction of data transfer.

- 1 =Read transfer, the slave transmits data to the master.
- 0 = Write transfer, the master transmits data to the slave.

Only the slave with a calling address that matches the one transmitted by the master will respond by sending back an acknowledge bit. This is done by pulling the SDA low at the 9th clock (see Figure 14-9).

No two slaves in the system may have the same address. If the IIC module is the master, it must not transmit an address that is equal to its own slave address. The IIC cannot be master and slave at the same time. However, if arbitration is lost during an address cycle, the IIC will revert to slave mode and operate correctly even if it is being addressed by another master.

## 14.4.1.3 Data Transfer

Before successful slave addressing is achieved, the data transfer can proceed byte-by-byte in a direction specified by the  $R/\overline{W}$  bit sent by the calling master.

All transfers that come after an address cycle are referred to as data transfers, even if they carry sub-address information for the slave device

Each data byte is 8 bits long. Data may be changed only while SCL is low and must be held stable while SCL is high as shown in Figure 14-9. There is one clock pulse on SCL for each data bit, the MSB being transferred first. Each data byte is followed by a 9th (acknowledge) bit, which is signalled from the receiving device. An acknowledge is signalled by pulling the SDA low at the ninth clock. In summary, one complete data transfer needs nine clock pulses.

If the slave receiver does not acknowledge the master in the 9th bit time, the SDA line must be left high by the slave. The master interprets the failed acknowledge as an unsuccessful data transfer.

If the master receiver does not acknowledge the slave transmitter after a data byte transmission, the slave interprets this as an end of data transfer and releases the SDA line.

In either case, the data transfer is aborted and the master does one of two things:

- Relinquishes the bus by generating a STOP signal.
- Commences a new calling by generating a repeated START signal.

# 14.4.1.4 STOP Signal

The master can terminate the communication by generating a STOP signal to free the bus. However, the master may generate a START signal followed by a calling command without generating a STOP signal first. This is called repeated START. A STOP signal is defined as a low-to-high transition of SDA while SCL at logical 1 (see Figure 14-9).

The master can generate a STOP even if the slave has generated an acknowledge at which point the slave must release the bus.

# 14.4.1.5 Repeated START Signal

As shown in Figure 14-9, a repeated START signal is a START signal generated without first generating a STOP signal to terminate the communication. This is used by the master to communicate with another slave or with the same slave in different mode (transmit/receive mode) without releasing the bus.

## 14.4.1.6 Arbitration Procedure

The IIC bus is a true multi-master bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock, for which the low period is equal to the longest clock low period and the high is equal to the shortest one among the masters. The relative priority of the contending masters is determined by a data arbitration procedure, a bus master loses arbitration if it transmits logic 1 while another master transmits logic 0. The losing masters immediately switch over to slave receive mode and stop driving SDA output. In this case, the transition from master to slave mode does not generate a STOP condition. Meanwhile, a status bit is set by hardware to indicate loss of arbitration.

## 14.4.1.7 Clock Synchronization

Because wire-AND logic is performed on the SCL line, a high-to-low transition on the SCL line affects all the devices connected on the bus. The devices start counting their low period and after a device's clock has gone low, it holds the SCL line low until the clock high state is reached. However, the change of low to high in this device clock may not change the state of the SCL line if another device clock is still within its low period. Therefore, synchronized clock SCL is held low by the device with the longest low period. Devices with shorter low periods enter a high wait state during this time (see Figure 14-10). When all devices concerned have counted off their low period, the synchronized clock SCL line is released and pulled high. There is then no difference between the device clocks and the state of the SCL line and all the devices start counting their high periods. The first device to complete its high period pulls the SCL line low again.

Chapter 14. Inter-Integrated Circuit (S08IICV3)



### 14.4.1.8 Handshaking

The clock synchronization mechanism can be used as a handshake in data transfer. Slave devices may hold the SCL low after completion of one byte transfer (9 bits). In such case, it halts the bus clock and forces the master clock into wait states until the slave releases the SCL line.

### 14.4.1.9 Clock Stretching

The clock synchronization mechanism can be used by slaves to slow down the bit rate of a transfer. After the master has driven SCL low the slave can drive SCL low for the required period and then release it. If the slave SCL low period is greater than the master SCL low period then the resulting SCL bus signal low period is stretched.

# 14.4.2 10-bit Address

For 10-bit addressing, 0x11110 is used for the first 5 bits of the first address byte. Various combinations of read/write formats are possible within a transfer that includes 10-bit addressing.

## 14.4.2.1 Master-Transmitter Addresses a Slave-Receiver

The transfer direction is not changed (see Table 14-12). When a 10-bit address follows a START condition, each slave compares the first seven bits of the first byte of the slave address (11110XX) with its own address and tests whether the eighth bit (R/W direction bit) is 0. It is possible that more than one device will find a match and generate an acknowledge (A1). Each slave that finds a match will compare the eight bits of the slave address with its own address, but only one slave will find a match and generate an acknowledge (A2). The matching slave will remain addressed by the master until it receives a STOP condition (P) or a repeated START condition (Sr) followed by a different slave address.

|   | Slave Address 1st 7 bits | R/W |    | Slave Address 2nd byte |    |      |   |          |     |   |
|---|--------------------------|-----|----|------------------------|----|------|---|----------|-----|---|
| S | 11110 + AD10 + AD9       | 0   | A1 | AD[8:1]                | A2 | Data | A | <br>Data | A/A | Р |

Table 14-12. Master-Transmitter Addresses Slave-Receiver with a 10-bit Address

After the master-transmitter has sent the first byte of the 10-bit address, the slave-receiver will see an IIC interrupt. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as valid data.

## 14.4.2.2 Master-Receiver Addresses a Slave-Transmitter

The transfer direction is changed after the second  $R/\overline{W}$  bit (see Table 14-13). Up to and including acknowledge bit A2, the procedure is the same as that described for a master-transmitter addressing a slave-receiver. After the repeated START condition (Sr), a matching slave remembers that it was addressed before. This slave then checks whether the first seven bits of the first byte of the slave address following Sr are the same as they were after the START condition (S), and tests whether the eighth ( $R/\overline{W}$ ) bit is 1. If there is a match, the slave considers that it has been addressed as a transmitter and generates acknowledge A3. The slave-transmitter remains addressed until it receives a STOP condition (P) or a repeated START condition (Sr) followed by a different slave address.

After a repeated START condition (Sr), all other slave devices will also compare the first seven bits of the first byte of the slave address with their own addresses and test the eighth  $(R/\overline{W})$  bit. However, none of them will be addressed because  $R/\overline{W} = 1$  (for 10-bit devices), or the 11110XX slave address (for 7-bit devices) does not match.

| s | Slave Address<br>1st 7 bits | R/W | A1 | Slave Address<br>2nd byte | A2 | Sr | Slave Address<br>1st 7 bits | R/W | A3 | Data | А | <br>Data | А | Р |
|---|-----------------------------|-----|----|---------------------------|----|----|-----------------------------|-----|----|------|---|----------|---|---|
|   | 11110 + AD10 + AD9          | 0   |    | AD[8:1]                   |    |    | 11110 + AD10 + AD9          | 1   |    |      |   |          |   |   |

 Table 14-13.
 Master-Receiver Addresses a Slave-Transmitter with a 10-bit Address

After the master-receiver has sent the first byte of the 10-bit address, the slave-transmitter will see an IIC interrupt. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as valid data.

# 14.4.3 Address Matching

All received Addresses can be requested in 7-bit or 10-bit address. IIC Address Register 1, which contains IIC primary slave address, always participates the address matching process. If the GCAEN bit is set, general call will participate the address matching process. If the ALERTEN bit is set, alert response will participate the address matching process. If SIICAEN bit is set, the IIC Address Register 2 will participate the address matching process.

When the IIC responds to one of above mentioned address, it acts as a slave-receiver and the IAAS bit is set after the address cycle. Software need to read the IICD register after the first byte transfer to determine which the address is matched.

# 14.4.4 System Management Bus Specification

SMBus provides a control bus for system and power management related tasks. A system may use SMBus to pass messages to and from devices instead of tripping individual control lines. Removing the individual control lines reduces pin count. Accepting messages ensures future expandability.With System Management Bus, a device can provide manufacturer information, tell the system what its model/part number is, save its state for a suspend event, report different types of errors, accept control parameters, and return its status.

# 14.4.4.1 Timeouts

The TTIMEOUT,MIN parameter allows a master or slave to conclude that a defective device is holding the clock low indefinitely or a master is intentionally trying to drive devices off the bus. It is highly recommended that a slave device release the bus (stop driving the bus and let SCL and SDA float high) when it detects any single clock held low longer than TTIMEOUT,MIN. Devices that have detected this condition should\_reset their communication and be able to receive a new START condition in no later than TTIMEOUT,MAX.

SMBus defines a clock low time-out, TTIMEOUT of 35 ms and specifies TLOW: SEXT as the cumulative clock low extend time for a slave device and specifies TLOW: MEXT as the cumulative clock low extend time for a master device.

## 14.4.4.1.1 SCL Low Timeout

If the SCL line is held low by a slave device on the bus, no further communication is possible. Furthermore, the master cannot force the SCL line high to correct the error condition. To solve this problem, the SMBus protocol specifies that devices participating in a transfer must detect any clock cycle held low longer than a "timeout" value condition. Devices that have detected the timeout condition must reset the communication. When active master, if the IIC detects that SMBCLK low has exceeded the value of TTIMEOUT,MIN it must generate a stop condition within or after the current data byte in the transfer process. When slave, upon detection of the TTIMEOUT,MIN condition, the IIC shall reset its communication and be able to receive a new START condition.

## 14.4.4.1.2 SCL High (SMBus Free) Timeout

The IIC shall assume that the bus is idle, when it has determined that the SMBCLK and SMBDAT signals have been high for at least THIGH:MAX.HIGH timeout can occur in two ways: 1) HIGH timeout detected after a STOP condition appears on the bus; 2) HIGH timeout detected after a START condition, but before a STOP condition appears on the bus.Any master detecting either scenario can assume the bus is free then SHTF rises. HIGH timeout occurred in scenario 2 if it ever detects that both the following is true:BUSY bit is high and SHTF is high.

## 14.4.4.1.3 CSMBCLK TIMEOUT MEXT

Figure1-10: Timeout measurement intervals illustrates the definition of the timeout intervals, TLOW:SEXT and TLOW:MEXT. When master mode, the I2C must not cumulatively extend its clock cycles for a period greater than TLOW:MEXT within a byte, where each byte is defined as START-to-ACK, ACK-to-ACK, or ACK-to-STOP. When CSMBCLK TIMEOUT MEXT occurs SMBus MEXT will rise and also trigger the SLTF.

## 14.4.4.1.4 CSMBCLK TIMEOUT SEXT

A Master is allowed to abort the transaction in progress to any slave that violates the TLOW:SEXT or TTIMEOUT,MIN specifications. This can be accomplished by the Master issuing a STOP condition at the conclusion of the byte transfer in progress. When slave, the I2C must not cumulatively extend its clock cycles for a period greater than TLOW:SEXT during any message from the initial START to the STOP. When CSMBCLK TIMEOUT SEXT occurs SEXT will rise and also trigger SLTF.



Figure 14-11. Timeout measurement intervals

## NOTE

CSMBCLK TIMEOUT SEXT and MEXT are optional functions which will be implemented in second step.

# 14.4.4.2 FAST ACK and NACK

To improve reliability and communication robustness, implementation of Packet Error Checking (PEC) by SMBus devices is optional for SMBus devices but required for devices participating in and only during the Address Resolution Protocol (ARP) process. The PEC is a CRC-8 error checking byte, calculated on all the message bytes. The PEC is appended to the message by the device that supplied the last data byte. If the PEC is present but not correct, a NACK is issued by receiver. Otherwise an ACK will be issued. In order to calculate the CRC-8 by software, this module can hold SCL line to low after receiving eighth SCL (bit 8th) if this byte is a data byte. So software can determine whether an ACK or NACK should be sent out to the bus by setting or clearing TXAK bit if FASK (fast ACK/NACK enable bit) is enabled.

SMBus requires devices to acknowledge their own address always, as a mechanism to detect a removable devices presence on the bus (battery, docking station, etc.) Besides to indicate a slave device busy condition, SMBus is using the NACK mechanism also to indicate the reception of an invalid command or data. Since such a condition may occur on the last byte of the transfer, it is required that SMBus devices have the ability to generate the not acknowledge after the transfer of each byte and before the completion of the transaction. This is important because SMBus does not provide any other resend signaling. This difference in the use of the NACK signaling has implications on the specific implementation of the SMBus port, especially in devices that handle critical system data such as the SMBus host and the SBS components.

### NOTE

In the last byte of master receive slave transmit mode, the master should send NACK to bus so FACK should be switched off before the last byte transmit.

## 14.5 Resets

The IIC is disabled after reset. The IIC cannot cause an MCU reset.

## 14.6 Interrupts

The IIC generates a single interrupt.

An interrupt from the IIC is generated when any of the events in Table 14-14 occur, provided the IICIE bit is set. The interrupt is driven by bit IICIF (of the IIC status register) and masked with bit IICIE (of the IIC control register). The IICIF bit must be cleared by software by writing a 1 to it in the interrupt routine. The user can determine the interrupt type by reading the status register. For SMBus timeouts interrupt, the interrupt is driven by SLTF and masked with bit IICIE. The SLTF bit must be cleared by software by

writing a 1 to it in the interrupt routine. The user can determine the interrupt type by reading the status register.

### NOTE

In Master receive mode, the FACK should be set zero before the last byte transfer.

| Interrupt Source                  | Status | Flag  | Local Enable |
|-----------------------------------|--------|-------|--------------|
| Complete 1-byte transfer          | TCF    | IICIF | IICIE        |
| Match of received calling address | IAAS   | IICIF | IICIE        |
| Arbitration Lost                  | ARBL   | IICIF | IICIE        |
| SMBus Timeout Interrupt Flag      | SLTF   | IICIF | IICIE        |

Table 14-14. Interrupt Summary

# 14.6.1 Byte Transfer Interrupt

The TCF (transfer complete flag) bit is set at the falling edge of the 9th clock to indicate the completion of byte transfer.

# 14.6.2 Address Detect Interrupt

When the calling address matches the programmed slave address (IIC address register) or when the GCAEN bit is set and a general call is received, the IAAS bit in the status register is set. The CPU is interrupted, provided the IICIE is set. The CPU must check the SRW bit and set its Tx mode accordingly.

## 14.6.3 Arbitration Lost Interrupt

The IIC is a true multi-master bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, the relative priority of the contending masters is determined by a data arbitration procedure. The IIC module asserts this interrupt when it loses the data arbitration process and the ARBL bit in the status register is set.

Arbitration is lost in the following circumstances:

- SDA sampled as a low when the master drives a high during an address or data transmit cycle.
- SDA sampled as a low when the master drives a high during the acknowledge bit of a data receive cycle.
- A START cycle is attempted when the bus is busy.
- A repeated START cycle is requested in slave mode.
- A STOP condition is detected when the master did not request it.

This bit must be cleared by software by writing a 1 to it.

## 14.6.4 Timeouts Interrupt in SMbus

When IICIE is set, the IIC asserts a timeout interrupt output SLTF upon detection of any of the mentioned timeout conditions, with one exception. The HIGH TIMEOUT mechanism shall not be used to influence

#### Chapter 14. Inter-Integrated Circuit (S08IICV3)

the timeout interrupt output, because the HIGH TIMEOUT indicates an idle condition on the bus.And SLTF will rise when it matches the HIGH TIMEOUT and fall automatically to just indicate the bus status.

# 14.6.5 Programmable input glitch filter

An IIC glitch filter has been added outside the IIC legacy modules, but within the IIC package. This filter can absorb glitches on the IIC clock and data lines for I2C module. The width of the glitch to absorb can be specified in terms of number of half bus clock cycles. A single glitch filter control register is provided as IICFLT. Effectively, any down-up-down or up-down-up transition on the data line that occurs within the number of clock cycles programmed here is ignored by the IIC.the programmer only needs to specify the size of glitch (in terms of bus clock cycles) for the filter to absorb and not pass.

# 14.7 Initialization/Application Information

#### Module Initialization (Slave)

- 1. Write: IICC2
  - to enable or disable general call
  - to select 10-bit or 7-bit addressing mode
- 2. Write: IICA1
  - to set the slave address
- 3. Write: IICC1
  - to enable IIC and interrupts
- 4. Initialize RAM variables (IICEN = 1 and IICIE = 1) for transmit data
- 5. Initialize RAM variables used to achieve the routine shown in Figure 14-12

#### Module Initialization (Master)

- 1. Write: IICF
  - to set the IIC baud rate (example provided in this chapter)
- 2. Write: IICC1
  - to enable IIC and interrupts
- 3. Initialize RAM variables (IICEN = 1 and IICIE = 1) for transmit data
- 4. Initialize RAM variables used to achieve the routine shown in Figure 14-12
- 5. Write: IICC1

to enable TX

- 6. Write: IICC1
  - to enable MST (master mode)
- 7. Write: IICD
  - with the address of the target slave. (The LSB of this byte will determine whether the communication is master receive or transmit.)

#### Module Use

**Register Model** 

The routine shown in Figure 14-12 can handle both master and slave IIC operations. For slave operation, an incoming IIC message that contains the proper address will begin IIC communication. For master operation, communication must be initiated by writing to the IICD register.

|        |                                                                                 |               |      | U    |      |         |         |      |  |  |  |  |
|--------|---------------------------------------------------------------------------------|---------------|------|------|------|---------|---------|------|--|--|--|--|
| IICA1  |                                                                                 | 0             |      |      |      |         |         |      |  |  |  |  |
|        | Address to which the module will respond when addressed as a slave (in slave mo |               |      |      |      |         |         |      |  |  |  |  |
| IICF   | M                                                                               | ULT           | ICR  |      |      |         |         |      |  |  |  |  |
|        | Baud rate = BUSCLK / (2 x MULT x (SCL DIVIDER))                                 |               |      |      |      |         |         |      |  |  |  |  |
| IICC1  | IICEN                                                                           | IICIE         | MST  | ТХ   | TXAK | RSTA    | 0       | 0    |  |  |  |  |
|        | Module c                                                                        | onfiguratio   | n    |      |      |         |         |      |  |  |  |  |
| IICS   | TCF                                                                             | IAAS          | BUSY | ARBL | 0    | SRW     | IICIF   | RXAK |  |  |  |  |
|        | Module status flags                                                             |               |      |      |      |         |         |      |  |  |  |  |
| IICD   | DATA                                                                            |               |      |      |      |         |         |      |  |  |  |  |
|        | Data register; Write to transmit IIC data read to read IIC data                 |               |      |      |      |         |         |      |  |  |  |  |
| IICC2  | GCAEN                                                                           | ADEXT         | 0    | 0    | 0    | AD10    | AD9     | AD8  |  |  |  |  |
|        | Address                                                                         | configuration | on   |      |      |         |         |      |  |  |  |  |
| IICFLT | 0                                                                               | 0             | 0    | 0    | FLT3 | FI T2   | FI T1   | FLT0 |  |  |  |  |
|        |                                                                                 | <u> </u>      |      |      | 1210 | 1 2 1 2 | 1 6 1 1 |      |  |  |  |  |
|        | IIC Programmable Input Glitch Filter                                            |               |      |      |      |         |         |      |  |  |  |  |



#### NOTES:

1. If general call is enabled, a check must be done to determine whether the received address was a general call address (0x00). If the received address was a general call address, then the general call must be handled by user software.

2. When 10-bit addressing is used to address a slave, the slave will see an interrupt following the first byte of the extended address. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as a valid data transfer.

#### Figure 14-12. Typical IIC Interrupt Routine

Chapter 14. Inter-Integrated Circuit (S08IICV3)



NOTES:

- 1. If general call siicaen is enabled, a check must be done to determine whether the received address was a general call address (0x00) or SMbus device default address. If the received address was one of them, then it must be handled by user software.
- 2. Flow chart1 means figure 1-12 Typical IIC Interrupt Routine.
- 3. Delay about 1-2bit scl cycle waiting data register updated then clear IICIF

#### Figure 14-14. Typical IIC SMBus Interrupt Routine

# 14.8 SMBALERT#

Another optional signal is an interrupt line for devices that want to trade their ability to master for a pin. SMBALERT# is a wired-AND signal just as the SMBCLK and SMBDAT signals are. SMBALERT# is used in conjunction with the SMBus General Call Address. Messages invoked with the SMBus are 2 bytes long. (Now there is no ALERT# port in current block)

A slave-only device can signal the host through SMBALERT# that it wants to talk. The host processes the interrupt and simultaneously accesses all SMBALERT# devices through the Alert Response Address

(ARA). Only the device(s) which pulled SMBALERT# low will acknowledge the Alert Response Address.

The host performs a modified Receive Byte operation. The 7 bit device address provided by the slave transmit device is placed in the 7 most significant bits of the byte. The eighth bit can be a zero or one.

If more than one device pulls SMBALERT# low, the highest priority (lowest address) device will win communication rights via standard arbitration during the slave address transfer.

After acknowledging the slave address the device must disengage its SMBALERT# pulldown. If the host still sees SMBALERT# low when the message transfer is complete, it knows to read the ARA again.

A host which does not implement the SMBALERT# signal may periodically access the ARA.



### Table 0-1. A 7-bit-Addressable Device Responds to an ARA

NOTE: The user should put Device Address on bus by software after response to the Alert response address in current block.

# Chapter 15 Multipurpose Clock Generator (S08MCGV3)

# 15.1 Introduction

The multipurpose clock generator (MCG) module provides several clock source choices for this device. The module contains a frequency-locked loop (FLL) and a phase-locked loop (PLL) that are controllable by an internal or an external reference clock. The module can select either of the FLL or PLL clocks or either of the internal or external reference clocks as a source for the MCU system clock. The selected clock source is passed through a reduced bus divider that allows a lower output clock frequency to be derived.

For USB operation on the MC9S08MM128 series series, the MCG must be configured for PLL engaged external (PEE) mode to achieve a MCGOUT frequency of 48 MHz.

### NOTE

MCGPLLSCLK is not used on the MC9S08MM128 series.

TheMC9S08MM128 series devices are unique in that they support a Time Of Day module which includes a dedicated oscillator. The TOD oscillator can also be used as the reference clock into the MCG.



Figure 15-1. Block Diagram Highlighting the MCG Module
# 15.1.1 Clock Check & Select Function

The "Clock Check & Select" feature of Figure 1-2 and Figure 15-2 is a very simple block used to check the oscillator clocks for activity and control the mux which selects the external clock for the MCG. This function is implemented external to the MCG module itself, and is specific to the MC9S08MM128 series device.

Four registers make up this operation:

| Register | Function                                        |
|----------|-------------------------------------------------|
| CCSCTRL  | Clock Check & Select Control Register           |
| CCSTMR1  | 8-bit counter incremented by XOSC1 timebase     |
| CCSTMR2  | 8-bit counter incremented by XOSC2 timebase     |
| CCSTMRIR | 8-bit counter incremented via IR clock timebase |

Table 15-1. Clock Check & Select Registers



Figure 15-2. A subset of Figure 1-2

# 15.1.2 Clock Check & Select Control (CCSCTRL)



Figure 15-3. Clock Check & Select Control Register (CCSCTRL)

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>RANGE1   | <ul> <li>RANGE1 — selects the frequency range for the external oscillator 1 (XOSC1).</li> <li>0 Low frequency range selected for the external oscillator.</li> <li>1 High frequency range selected for the external oscillator.</li> </ul>                                                                                                                                                |
| 6<br>HGO1     | <ul> <li>HGO1 — controls the external oscillator 1 (XOSC1) mode of operation.</li> <li>0 Configures external oscillator for low-power operation.</li> <li>1 Configures external oscillator for high gain operation.</li> </ul>                                                                                                                                                            |
| 5<br>ERCLKEN1 | ERCLKEN1 —<br>0 MCGERCLK inactive.<br>1 MCGERCLK active.                                                                                                                                                                                                                                                                                                                                  |
| 4<br>OSCINIT1 | <ul> <li>OSCINIT1 — If ERESF1 is set, then thisbit is set after the initialization cycles of the external oscillator clock have completed. This bit is only cleared when either EREFS1 or ERCLKEN1 is cleared.</li> <li>0 XOSC1 Initialization is not complete or not enabled as an oscillator.</li> <li>1 XOSC1 Initialization is complete and its output is stable.</li> </ul>          |
| 3<br>EREFS1   | <ul> <li>EREFS1 — selects the source for the external reference clock of the MCG when using XOSC1.</li> <li>0 External Clock Source requested.</li> <li>1 Oscillator requested.</li> </ul>                                                                                                                                                                                                |
| 2<br>EN       | <ul> <li>EN —</li> <li>0 The OSCOUT1, OSCOUT2 and MCGIRCLK inputs to the clock check counters are disabled for power saving.</li> <li>1 The clock inputs are enabled.</li> </ul>                                                                                                                                                                                                          |
| 1<br>TEST     | <b>TEST</b> —<br>Writing a "1" to this bit will clear CSSTMR1, CSSTMR2 and CSSTMRIR. The three counters will then begin incrementing until any one of the three hits 0xFF, at which point the test completes, and TEST is cleared.                                                                                                                                                        |
| 0<br>SEL      | <ul> <li>External Clock Select — The SEL bit selects the external clock input to the MCG. This bit should only be changed when the MCG is NOT utilizing the external clock input.</li> <li>0 XOSC2 is selected as the external clock input to the MCG and XOSC1 is selected to the TOD (default).</li> <li>1 XOSC1 is selected as the external clock input to the MCG and TOD.</li> </ul> |

## 15.1.3 CSS XOSC1 Timer Register (CCSTMR1)



| Field       | Description                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>CNT1 | <b>CNT1</b> — This register is one of three used to compare XOSC1, XOSC2 and internal relaxation oscillator frequencies. It is initialized to zero upon a write of "1" to CSSCTRL[TEST]. It contains a valid value once CSSCTRL[TEST] resets itself to "0". By comparing the values of the three registers, application code can determine the crude health of the various clock sources. |

#### Table 15-3. CSSTMR1 Register Field Descriptions

# 15.1.4 CSS XOSC2 Timer Register (CCSTMR2)



Figure 15-5. CSS XOSC2 Timer Register (CSSTMR2)



| Field       | Description                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>CNT2 | <b>CNT2</b> — This register is one of three used to compare XOSC1, XOSC2 and internal relaxation oscillator frequencies. It is initialized to zero upon a write of "1" to CSSCTRL[TEST]. It contains a valid value once CSSCTRL[TEST] resets itself to "0". By comparing the values of the three registers, application code can determine the crude health of the various clock sources. |

# 15.1.5 CSS Internal Reference Clock Timer Register (CCSTMRIR)



Figure 15-6. CSS Internal Reference Clock Timer Register (CSSTMRIR)

#### Table 15-5. CSSTMRIR Register Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>CNTIR | <b>CNTIR</b> — This register is one of three used to compare XOSC1, XOSC2 and internal relaxation oscillator frequencies. It is initialized to zero upon a write of "1" to CSSCTRL[TEST]. It contains a valid value once CSSCTRL[TEST] resets itself to "0". By comparing the values of the three registers, application code can determine the crude health of the various clock sources. |

## 15.1.6 Operation

The clock check and select (CCS) feature is a basic clock monitor of the internal reference clock and two XOSC clocks using the following 8-bit counters:

- CCSTMR1
- CCSTMR2
- CCSTMRIR

The major purpose of this feature is to monitor the stability and availability of the XOSC clocks and provide a rough frequency measurement of the three clock sources. The registers are 8-bit so the maximum count is 255.

Basically, whichever counter reaches 255 first sends a stop signal to the other two counters. It takes approximately 3 clock cycles for the stop signal to sync with the other two counters. Software can then compare the three registers to obtain a crude (3/256 is ~1.2%) measurement of how well the three frequencies correlate.

### NOTE

The clock check feature should only be used to check the stability and availability of the XOSC clocks. CCS is not intended to be used as an accurate frequency measurement of the clocks.

### 15.1.7 Features

Key features of the MCG module are:

- Frequency-locked loop (FLL)
  - Internal or external reference clock can be used to control the FLL
- Phase-locked loop (PLL)
  - Voltage-controlled oscillator (VCO)
  - Modulo VCO frequency divider
  - Phase/Frequency detector
  - Integrated loop filter
  - Lock detector with interrupt capability
- Internal reference clock
  - Nine trim bits for accuracy
  - Can be selected as the clock source for the MCU
- External reference clock
  - Control for a separate crystal oscillator
  - Clock monitor with reset capability
  - Can be selected as the clock source for the MCU
- Reference divider is provided

- Clock source selected can be divided down by 1, 2, 4, or 8
- BDC clock (MCGLCLK) is provided as a constant divide-by-2 of the DCO output whether in an FLL or PLL mode. Three selectable digitally controlled oscillators (DCOs) optimized for different frequency ranges.
- Option to maximize DCO output frequency for a 32,768 Hz external reference clock source.



Figure 15-7. Multipurpose Clock Generator (MCG) Block Diagram

#### NOTE

The MCG requires the attachment of a crystal oscillator (XOSC) module, which provides an external reference clock.

Chapter 15. Multipurpose Clock Generator (S08MCGV3)

# 15.1.8 Modes of Operation

There are several modes of operation for the MCG. For details, see Section 15.4.1, "MCG Modes of Operation."

# 15.2 External Signal Description

There are no MCG signals that connect off chip.

# 15.3 Register Definition

# 15.3.1 MCG Control Register 1 (MCGC1)



Figure 15-8. MCG Control Register 1 (MCGC1)

#### Table 15-6. MCG Control Register 1 Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                                                                                              |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6<br>CLKS   | Clock Source Select — Selects the system clock source.         00       Encoding 0 — Output of FLL or PLL is selected.         01       Encoding 1 — Internal reference clock is selected.         10       Encoding 2 — External reference clock is selected.         11       Encoding 3 — Reserved, defaults to 00.                                   |
| 5:3<br>RDIV   | <b>External Reference Divider</b> — Selects the amount to divide down the external reference clock. If the FLL is selected, the resulting frequency must be in the range 31.25 kHz to 39.0625 kHz. If the PLL is selected, the resulting frequency must be in therange 1 MHz to 2 MHz. See Table 15-7 and Table 15-8 for the divide-by factors.          |
| 2<br>IREFS    | Internal Reference Select — Selects the reference clock source.<br>1 Internal reference clock selected<br>0 External reference clock selected                                                                                                                                                                                                            |
| 1<br>IRCLKEN  | Internal Reference Clock Enable — Enables the internal reference clock for use as MCGIRCLK.<br>1 MCGIRCLK active<br>0 MCGIRCLK inactive                                                                                                                                                                                                                  |
| 0<br>IREFSTEN | <ul> <li>Internal Reference Stop Enable — Controls whether or not the internal reference clock remains enabled when the MCG enters stop mode.</li> <li>1 Internal reference clock stays enabled in stop if IRCLKEN is set or if MCG is in FEI, FBI, or BLPI mode before entering stop</li> <li>0 Internal reference clock is disabled in stop</li> </ul> |

|      | Divide Factor      |                    |                    |
|------|--------------------|--------------------|--------------------|
| RDIV | RANGE:DIV32<br>0:X | RANGE:DIV32<br>1:0 | RANGE:DIV32<br>1:1 |
| 0    | 1                  | 1                  | 32                 |
| 1    | 2                  | 2                  | 64                 |
| 2    | 4                  | 4                  | 128                |
| 3    | 8                  | 8                  | 256                |
| 4    | 16                 | 16                 | 512                |
| 5    | 32                 | 32                 | 1024               |
| 6    | 64                 | 64                 | Reserved           |
| 7    | 128                | 128                | Reserved           |

#### Table 15-7. FLL External Reference Divide Factor

#### Table 15-8. PLL External Reference Divide Factor

| RDIV | Divide Factor |
|------|---------------|
| 0    | 1             |
| 1    | 2             |
| 2    | 4             |
| 3    | 8             |
| 4    | 16            |
| 5    | 32            |
| 6    | 64            |
| 7    | 128           |

# 15.3.2 MCG Control Register 2 (MCGC2)



Figure 15-9. MCG Control Register 2 (MCGC2)

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:6<br>BDIV   | Bus Frequency Divider — Selects the amount to divide down the clock source selected by the CLKS bits in the MCGC1 register. This controls the bus frequency.         00       Encoding 0 — Divides selected clock by 1         01       Encoding 1 — Divides selected clock by 2 (reset default)         10       Encoding 2 — Divides selected clock by 4         11       Encoding 3 — Divides selected clock by 8 |  |
| 5<br>RANGE    | <ul> <li>Frequency Range Select — Selects the frequency range for the crystal oscillator or external clock source.</li> <li>1 High frequency range selected for the crystal oscillator of 1 MHz to 16 MHz (1 MHz to 40 MHz for external clock source)</li> <li>0 Low frequency range selected for the crystal oscillator of 32 kHz to 100 kHz (32 kHz to 1 MHz for external clock source)</li> </ul>                 |  |
| 4<br>HGO      | <ul> <li>High Gain Oscillator Select — Controls the crystal oscillator mode of operation.</li> <li>Configure crystal oscillator for high gain operation</li> <li>Configure crystal oscillator for low power operation</li> </ul>                                                                                                                                                                                     |  |
| 3<br>LP       | <ul> <li>Low Power Select — Controls whether the FLL (or PLL) is disabled in bypassed modes.</li> <li>1 FLL (or PLL) is disabled in bypass modes (lower power).</li> <li>0 FLL (or PLL) is not disabled in bypass modes.</li> </ul>                                                                                                                                                                                  |  |
| 2<br>EREFS    | <ul> <li>External Reference Select — Selects the source for the external reference clock.</li> <li>1 Oscillator requested</li> <li>0 External Clock Source requested</li> </ul>                                                                                                                                                                                                                                      |  |
| 1<br>ERCLKEN  | <ul> <li>External Reference Enable — Enables the external reference clock for use as MCGERCLK.</li> <li>1 MCGERCLK active</li> <li>0 MCGERCLK inactive</li> </ul>                                                                                                                                                                                                                                                    |  |
| 0<br>EREFSTEN | <ul> <li>External Reference Stop Enable — Controls whether or not the external reference clock remains enabled when the MCG enters stop mode.</li> <li>1 External reference clock stays enabled in stop if ERCLKEN is set or if MCG is in FEE, FBE, PEE, PBE, or BLPE mode before entering stop</li> <li>0 External reference clock is disabled in stop</li> </ul>                                                   |  |

## 15.3.3 MCG Trim Register (MCGTRM)



#### Figure 15-10. MCG Trim Register (MCGTRM)

<sup>1</sup> A value for TRIM is loaded during reset from a factory programmed location when not in any BDM mode. If in a BDM mode, a default value of 0x80 is loaded.

### Table 15-10. MCG Trim Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>TRIM | MCG <b>Trim Setting</b> — Controls the internal reference clock frequency by controlling the internal reference clock period. The TRIM bits are binary weighted (i.e., bit 1 will adjust twice as much as bit 0). Increasing the binary value in TRIM will increase the period, and decreasing the value will decrease the period. |
|             | An additional fine trim bit is available in MCGSC as the FTRIM bit.                                                                                                                                                                                                                                                                |
|             | If a TRIM[7:0] value stored in nonvolatile memory is to be used, it's the user's responsibility to copy that value from the nonvolatile memory location to this register.                                                                                                                                                          |

# **15.3.4 MCG Status and Control Register (MCGSC)**



#### Figure 15-11. MCG Status and Control Register (MCGSC)

<sup>1</sup> A value for FTRIM is loaded during reset from a factory programmed location when not in any BDM mode. If in a BDM mode, a default value of 0x0 is loaded.

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7<br>LOLS    | Loss of Lock Status — This bit is a sticky indication of lock status for the FLL or PLL. LOLS is set when lock detection is enabled and after acquiring lock, the FLL or PLL output frequency has fallen outside the lock exit frequency tolerance, D <sub>unl</sub> . LOLIE determines whether an interrupt request is made when set. LOLS is cleared by reset or by writing a logic 1 to LOLS when LOLS is set. Writing a logic 0 to LOLS has no effect.<br>0 FLL or PLL has not lost lock since LOLS was last cleared.<br>1 FLL or PLL has lost lock since LOLS was last cleared.                                                                                                                                                                                                         |  |  |  |
| 6<br>LOCK    | <ul> <li>Lock Status — Indicates whether the FLL or PLL has acquired lock. Lock detection is disabled when both t FLL and PLL are disabled. If the lock status bit is set, changing the value of DMX32, DRS[1:0] and IREFS bit FBE, FBI, FEE and FEI modes; DIV32 bit in FBE and FEE modes; TRIM[7:0] bits in FBI and FEI modes; RDIV[2:0] bits in FBE, FEE, PBE and PEE modes; VDIV[3:0] bits in PBEand PEE modes; and PLLS bit, cau the lock status bit to clear and stay clear until the FLL or PLL has reacquired lock. Entry into BLPI, BLPE or s mode also causes the lock status bit to clear and stay cleared until the exit of these modes and the FLL or F has reacquired lock.</li> <li>0 FLL or PLL is currently unlocked.</li> <li>1 FLL or PLL is currently locked.</li> </ul> |  |  |  |
| 5<br>PLLST   | <ul> <li>PLL Select Status — The PLLST bit indicates the current source for the PLLS clock. The PLLST bit does not update immediately after a write to the PLLS bit due to internal synchronization between clock domains.</li> <li>0 Source of PLLS clock is FLL clock.</li> <li>1 Source of PLLS clock is PLL clock.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 4<br>IREFST  | <ul> <li>Internal Reference Status — The IREFST bit indicates the current source for the reference clock. The IREFST bit does not update immediately after a write to the IREFS bit due to internal synchronization between clock domains.</li> <li>0 Source of reference clock is external reference clock (oscillator or external clock source as determined by the EREFS bit in the MCGC2 register).</li> <li>1 Source of reference clock is internal reference clock.</li> </ul>                                                                                                                                                                                                                                                                                                         |  |  |  |
| 3:2<br>CLKST | <ul> <li>Clock Mode Status — The CLKST bits indicate the current clock mode. The CLKST bits do not update immediately after a write to the CLKS bits due to internal synchronization between clock domains.</li> <li>00 Encoding 0 — Output of FLL is selected.</li> <li>01 Encoding 1 — Internal reference clock is selected.</li> <li>10 Encoding 2 — External reference clock is selected.</li> <li>11 Encoding 3 — Output of PLL is selected.</li> </ul>                                                                                                                                                                                                                                                                                                                                 |  |  |  |

#### Table 15-11. MCG Status and Control Register Field Description

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1<br>OSCINIT | <b>OSC Initialization</b> — If the external reference clock is selected by ERCLKEN or by the MCG being in FEE, FBE, PEE, PBE, or BLPE mode, and if EREFS is set, then this bit is set after the initialization cycles of the crystal oscillator clock have completed. This bit is only cleared when either EREFS is cleared or when the MCG is in either FEI, FBI, or BLPI mode and ERCLKEN is cleared. |  |
| 0<br>FTRIM   | <b>MCG Fine Trim</b> — Controls the smallest adjustment of the internal reference clock frequency. Setting FTRIM increase the period and clearing FTRIM will decrease the period by the smallest amount possible.                                                                                                                                                                                       |  |
|              | If an FTRIM value stored in nonvolatile memory is to be used, it's the user's responsibility to copy that value from the nonvolatile memory location to this register's FTRIM bit.                                                                                                                                                                                                                      |  |

Table 15-11. MCG Status and Control Register Field Description (Continued)

## 15.3.5 MCG Control Register 3 (MCGC3)



#### Figure 15-12. MCG PLL Register (MCGPLL)

#### Table 15-12. MCG PLL Register Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LOLIE | <ul> <li>Loss of Lock Interrupt Enable — Determines if an interrupt request is made following a loss of lock indication.</li> <li>The LOLIE bit only has an effect when LOLS is set.</li> <li>No request on loss of lock.</li> <li>Generate an interrupt request on loss of lock.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6<br>PLLS  | <ul> <li>PLL Select — Controls whether the PLL or FLL is selected. If the PLLS bit is clear, the PLL is disabled in all modes. If the PLLS is set, the FLL is disabled in all modes.</li> <li>1 PLL is selected</li> <li>0 FLL is selected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5<br>CME   | <ul> <li>Clock Monitor Enable — Determines if a reset request is made following a loss of external clock indication. The CME bit should only be set to a logic 1 when either the MCG is in an operational mode that uses the external clock (FEE, FBE, PEE, PBE, or BLPE) or the external reference is enabled (ERCLKEN=1 in the MCGC2 register). Whenever the CME bit is set to a logic 1, the value of the RANGE bit in the MCGC2 register should not be changed. If the external reference clock is set to a logic 0 before the MCG enters STOP mode.</li> <li>(EREFSTEN=0), then the CME bit should be set to a logic 0 before the MCG enters STOP mode. Otherwise a reset request may occur while in STOP mode.</li> <li>Clock monitor is disabled.</li> <li>Generate a reset request on loss of external clock.</li> </ul> |

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>DIV32  | <ul> <li>Divide-by-32 Enable — Controls an additional divide-by-32 factor to the external reference clock for the FLL when RANGE bit is set. When the RANGE bit is 0, this bit has no effect. Writes to this bit are ignored if PLLS bit is set.</li> <li>0 Divide-by-32 is disabled.</li> <li>1 Divide-by-32 is enabled when RANGE=1.</li> </ul>                                                                                                                                                                                                                                                                                                                                         |
| 3:0<br>VDIV | VCO Divider — Selects the amount to divide down the VCO output of PLL. The VDIV bits establish the multiplication factor (M) applied to the reference clock frequency.          0000 Encoding 0 — Reserved.         0001 Encoding 1 — Multiply by 4.         0010 Encoding 2 — Multiply by 8.         0011 Encoding 3 — Multiply by 12.         0100 Encoding 5 — Multiply by 16.         0101 Encoding 6 — Multiply by 20.         0110 Encoding 6 — Multiply by 24.         0111 Encoding 7 — Multiply by 28.         1000 Encoding 8 — Multiply by 32.         1001 Encoding 9 — Multiply by 36.         1010 Encoding 10 — Multiply by 40.         1011 Encoding 11 — Multiply by 44. |
|             | <ul> <li>1100 Encoding 12 — Multiply by 48.</li> <li>1101 Encoding 13 — Reserved (default to M=48).</li> <li>111x Encoding 14-15 — Reserved (default to M=48).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### Table 15-12. MCG PLL Register Field Descriptions (Continued)

# 15.3.6 MCG Control Register 4 (MCGC4)



Figure 15-13. MCG Control Register 4 (MCGC4)

| Field              | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6                | Reserved for test, user code should not write 1's to these bits.                                                                                                                                                                                                                                                                                                                                |
| 5<br>DMX32         | <ul> <li>DCO Maximum frequency with 32.768 kHz reference — The DMX32 bit controls whether or not the DCO frequency range is narrowed to its maximum frequency with a 32.768 kHz reference. See Table 15-14.</li> <li>0 DCO has default range of 25%.</li> <li>1 DCO is fined tuned for maximum frequency with 32.768 kHz reference.</li> </ul>                                                  |
| 4:2                | Reserved for test, user code should not write 1's to these bits.                                                                                                                                                                                                                                                                                                                                |
| 1:0<br>DRST<br>DRS | <b>DCO Range Status</b> — The DRST read bits indicate the current frequency range for the FLL output, DCOOUT. See Table 15-14. The DRST bits do not update immediately after a write to the DRS field due to internal synchronization between clock domains. The DRST bits are not valid in BLPI, BLPE, PBE or PEE mode and it reads zero regardless of the DCO range selected by the DRS bits. |
|                    | <ul> <li>DCO Range Select — The DRS bits select the frequency range for the FLL output, DCOOUT. Writes to the DRS bits while either the LP or PLLS bit is set are ignored.</li> <li>00 Low range.</li> <li>01 Mid range.</li> <li>10 High range.</li> <li>11 Reserved</li> </ul>                                                                                                                |

#### Table 15-13. MCG Test and Control Register Field Descriptions

Table 15-14. DCO frequency range<sup>1</sup>

| DRS | DMX32    | Reference range     | FLL factor | DCO range   |
|-----|----------|---------------------|------------|-------------|
| 00  | 0        | 31.25 - 39.0625 kHz | 512        | 16 - 20 MHz |
|     | 1        | 32.768 kHz          | 608        | 19.92 MHz   |
| 01  | 0        | 31.25 - 39.0625 kHz | 1024       | 32 - 40 MHz |
|     | 1        | 32.768 kHz          | 1216       | 39.85 MHz   |
| 10  | 0        | 31.25 - 39.0625 kHz | 1536       | 48-60 MHz   |
|     | 1        | 32.768 kHz          | 1824       | 59.77 MHz   |
| 11  | Reserved |                     |            |             |

<sup>1</sup> The resulting bus clock frequency should not exceed the maximum specified bus clock frequency of the device.

# 15.3.7 MCG Test Register (MCGT)

#### Table 15-15. MCG Test Register Field Descriptions

| Field | Description                                                      |
|-------|------------------------------------------------------------------|
| 7:6   | Reserved for test, user code should not write 1's to these bits. |
| 5     | Reserved, user code should not write 1's to these bits           |
| 4:1   | Reserved for test, user code should not write 1's to these bits. |
| 0     | Reserved, user code should not write 1's to these bits           |

# 15.4 Functional Description

## 15.4.1 MCG Modes of Operation

The MCG operates in one of the modes described in Table 15-16.

#### NOTE

The MCG restricts transitions between modes. For the permitted transitions, see Section 15.4.2, "MCG Mode State Diagram."

| Mode                           | Related field values                                                                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FLL Engaged<br>Internal (FEI)  | <ul> <li>MCGC1[IREFS] = 1</li> <li>MCGC1[CLKS] = 00</li> <li>MCGC3[PLLS] = 0</li> </ul>                                                                                                                                                                  | Default. MCGOUT is derived from the FLL clock, which is controlled by<br>the internal reference clock. The FLL clock frequency locks to a<br>multiplication factor, as selected by the DRS[1:0] and DMX32 bits, times<br>the internal reference frequency. MCGLCLK is derived from the FLL, and<br>the PLL is disabled in a low-power state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| FLL Engaged<br>External (FEE)  | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 00</li> <li>MCGC1[RDIV] is programmed to divide the reference clock to be within the range of 31.2500 to 39.0625 kHz.</li> <li>MCGC3[PLLS] = 0</li> </ul>                                               | MCGOUT is derived from the FLL clock, which is controlled by the external reference clock. The external reference clock that is enabled can be produced by an external crystal, ceramic resonator, or another external clock source connected to the required crystal oscillator (XOSC). The FLL clock frequency locks to a multiplication factor, as selected by the DRS[1:0] and DMX32 bits, times the external reference frequency, as specified by MCGC1[RDIV], MCGC2[RANGE], and MCGC3[DIV32]. MCGLCLK is derived from the FLL, and the PLL is disabled in a low-power state.                                                                                                                                                                                                                                                                                                            |
| FLL Bypassed<br>Internal (FBI) | <ul> <li>MCGC1[IREFS] = 1</li> <li>MCGC1[CLKS] = 01</li> <li>MCGC2[LP] = 0 (or the BDM is enabled)</li> <li>MCGC3[PLLS] = 0</li> </ul>                                                                                                                   | MCGOUT is derived from the internal reference clock; the FLL is<br>operational, but its output clock is not used. This mode is useful to allow<br>the FLL to acquire its target frequency while the MCGOUT clock is drive<br>from the internal reference clock.<br>MCGOUT is derived from the internal reference clock. The FLL clock is<br>controlled by the internal reference clock, and the FLL clock frequency<br>locks to a multiplication factor, as selected by the DRS[1:0] and DMX32<br>bits, times the internal reference frequency. MCGLCLK is derived from<br>the FLL, and the PLL is disabled in a low-power state.                                                                                                                                                                                                                                                             |
| FLL Bypassed<br>External (FBE) | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 10</li> <li>MCGC1[RDIV] is programmed to divide the reference clock to be within the range of 31.2500 to 39.0625 kHz</li> <li>MCGC2[LP] = 0 (or the BDM is enabled)</li> <li>MCGC3[PLLS] = 0</li> </ul> | MCGOUT is derived from the external reference clock; the FLL is<br>operational, but its output clock is not used. This mode is useful to allow<br>the FLL to acquire its target frequency while MCGOUT is driven from the<br>external reference clock.<br>MCGOUT is derived from the external reference clock. The external<br>reference clock that is enabled can be produced by an external crystal,<br>ceramic resonator, or another external clock source connected to the<br>required crystal oscillator (XOSC).The FLL clock is controlled by the<br>external reference clock, and the FLL clock frequency locks to a<br>multiplication factor, as selected by the DRS[1:0] and DMX32 bits, times<br>the external reference frequency, as selected by MCGC1[RDIV],<br>MCGC2[RANGE], and MCGC3[DIV32]. MCGLCLK is derived from the<br>FLL, and the PLL is disabled in a low-power state. |

#### Table 15-16. MCG Modes of Operation

#### Chapter 15. Multipurpose Clock Generator (S08MCGV3)

| Mode                                     | Related field values                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL Engaged<br>External (PEE)            | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 00</li> <li>MCGC1[RDIV] is programmed to divide the reference clock to be within the range of 1 to 2 MHz.</li> <li>PLLS = 1</li> </ul>                               | MCGOUT is derived from the PLL clock, which is controlled by the external reference clock. The external reference clock that is enabled can be produced by an external crystal, ceramic resonator, or another external clock source connected to the required crystal oscillator (XOSC). The PLL clock frequency locks to a multiplication factor, as specified by MCGC3[VDIV], times the external reference frequency, as specified by MCGC1[RDIV], MCGC2[RANGE], and MCGC3[DIV32]. If the BDM is enabled, MCGLCLK is derived from the DCO (open-loop mode) divided by two. If the BDM is not enabled, the FLL is disabled in a low-power state. In this mode, MCGT[DRST] is read as a 0 regardless of the value of MCGT[DRS].                                                                                                                                                                                                                                                  |
| PLL Bypassed<br>External (PBE)           | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 10</li> <li>MCGC1[RDIV] is programmed to divide the reference clock to be within the range of 1 to 2 MHz.</li> <li>MCGC2[LP] = 0</li> <li>MCGC3[PLLS] = 1</li> </ul> | MCGOUT is derived from the external reference clock; the PLL is<br>operational, but its output clock is not used. This mode is useful to allow<br>the PLL to acquire its target frequency while MCGOUT is drivenfrom the<br>external reference clock.<br>MCGOUT is derived from the external reference clock. The external<br>reference clock that is enabled can be produced by an external crystal,<br>ceramic resonator, or another external clock source connected to the<br>required crystal oscillator (XOSC). The PLL clock frequency locks to a<br>multiplication factor, as specified by MCGC3[VDIV], times the external<br>reference frequency, as specified by MCGC1[RDIV], MCGC2[RANGE],<br>and MCGC3[DIV32]. If the BDM is enabled, MCGLCLK is derived from<br>the DCO (open-loop mode) divided by two. If the BDM is not enabled, the<br>FLL is disabled in a low-power state.<br>In this mode, MCGT[DRST] is read as a 0 regardless of the value of<br>MCGT[DRS]. |
| Bypassed Low<br>Power Internal<br>(BLPI) | <ul> <li>MCGC1[IREFS] = 1</li> <li>MCGC1[CLKS] =<br/>01MCGC3[PLLS] = 0</li> <li>MCGC2[LP] = 1 (and the BDM<br/>is disabled)</li> </ul>                                                                                | MCGOUT is derived from the internal reference clock.<br>The PLL and FLL are disabled, and MCGLCLK is not available for BDC<br>communications. If the BDM becomes enabled, the mode switches to<br>FLL bypassed internal (FBI) mode.<br>In this mode, MCGT[DRST] is read as a 0 regardless of the value of<br>MCGT[DRS].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Bypassed Low<br>Power External<br>(BLPE) | <ul> <li>MCGC1[IREFS] = 0</li> <li>MCGC1[CLKS] = 10</li> <li>MCGC2[LP] = 1 (and the BDM is disabled)</li> </ul>                                                                                                       | MCGOUT is derived from the external reference clock. The external reference clock that is enabled can be produced by an external crystal, ceramic resonator, or another external clock source connected to the required crystal oscillator (XOSC). The PLL and FLL are disabled, and MCGLCLK is not available for BDC communications. If the BDM becomes enabled, the mode switches to one of the bypassed external modes as determined by the state of MCGC3[PLLS]. In this mode, MCGT[DRST] is read as a 0 regardless of the value of MCGT[DRS].                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Table 15-16. MCG Modes of Operation (Continued)

| Mode | Related field values | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Stop |                      | Entered whenever the MCU enters a Stop state. The FLL and PLL are<br>disabled, and all MCG clock signals are static except in the following<br>cases:<br>MCGIRCLK is active in Stop mode when all the following conditions<br>become true:<br>• MCGC1[IRCLKEN] = 1<br>• MCGC1[IREFSTEN] = 1<br>MCGERCLK is active in Stop mode when all the following conditions<br>become true:<br>• MCGC2[ERCLKEN] = 1<br>• MCGC2[ERCLKEN] = 1 |  |

| Table 15-16. MCG Modes | of Operation (Continued) |
|------------------------|--------------------------|
|------------------------|--------------------------|

### 15.4.2 MCG Mode State Diagram

Figure 15-15 shows the MCG's mode state diagram. The arrows indicate the permitted mode transitions.



Figure 15-15. MCG Mode State Diagram

### 15.4.3 Mode Switching

The IREFS bit can be changed at anytime, but the actual switch to the newly selected clock is shown by the IREFST bit. When switching between engaged internal and engaged external modes, the FLL or PLL will begin locking again after the switch is completed.

The CLKS bits can also be changed at anytime, but the actual switch to the newly selected clock is shown by the CLKST bits. If the newly selected clock is not available, the previous clock will remain selected.

The DRS bits can be changed at anytime except when LP bit is 1. If the DRS bits are changed while in FLL engaged internal (FEI) or FLL engaged external (FEE), the bus clock remains at the previous DCO range until the new DCO starts. When the new DCO starts the bus clock switches to it. After switching to the new DCO the FLL remains unlocked for several reference cycles. Once the selected DCO startup time is over, the FLL is locked. The completion of the switch is shown by the DRST bits.

For details see Figure 15-15.

# 15.4.4 Bus Frequency Divider

The BDIV bits can be changed at anytime and the actual switch to the new frequency will occur immediately.

# 15.4.5 Low Power Bit Usage

The low power bit (LP) is provided to allow the FLL or PLL to be disabled and thus conserve power when these systems are not being used. The DRS bit can not be written while LP bit is 1. However, in some applications it may be desirable to enable the FLL or PLL and allow it to lock for maximum accuracy before switching to an engaged mode. Do this by writing the LP bit to 0.

# 15.4.6 Internal Reference Clock

When IRCLKEN is set the internal reference clock signal will be presented as MCGIRCLK, which can be used as an additional clock source. The MCGIRCLK frequency can be re-targeted by trimming the period of the internal reference clock. This can be done by writing a new value to the TRIM bits in the MCGTRM register. Writing a larger value will decrease the MCGIRCLK frequency, and writing a smaller value to the MCGTRM register will increase the MCGIRCLK frequency. The TRIM bits will effect the MCGOUT frequency if the MCG is in FLL engaged internal (FEI), FLL bypassed internal (FBI), or bypassed low power internal (BLPI) mode. The TRIM and FTRIM value is initialized by POR but is not affected by other resets.

Until MCGIRCLK is trimmed, programming low reference divider (RDIV) factors may result in MCGOUT frequencies that exceed the maximum chip-level frequency and violate the chip-level clock timing specifications (see the Device Overview chapter).

If IREFSTEN and IRCLKEN bits are both set, the internal reference clock will keep running during stop mode in order to provide a fast recovery upon exiting stop.

# 15.4.7 External Reference Clock

The MCG module can support an external reference clock with frequencies between 31.25 kHz to 40 MHz in all modes. When ERCLKEN is set, the external reference clock signal will be presented as MCGERCLK, which can be used as an additional clock source. When IREFS = 1, the external reference clock will not be used by the FLL or PLL and will only be used as MCGERCLK. In these modes, the

#### Chapter 15. Multipurpose Clock Generator (S08MCGV3)

frequency can be equal to the maximum frequency the chip-level timing specifications will support (see the Device Overview chapter).

If EREFSTEN and ERCLKEN bits are both set or the MCG is in FEE, FBE, PEE, PBE or BLPE mode, the external reference clock will keep running during stop mode in order to provide a fast recovery upon exiting stop.

If CME bit is written to 1, the clock monitor is enabled. If the external reference falls below a certain frequency ( $f_{loc\_high}$  or  $f_{loc\_low}$  depending on the RANGE bit in the MCGC2), the MCU will reset. The LOC bit in the System Reset Status (SRS) register will be set to indicate the error.

## 15.4.8 Fixed Frequency Clock

The MCG presents the divided reference clock as MCGFFCLK for use as an additional clock source. The MCGFFCLK frequency must be no more than 1/4 of the MCGOUT frequency to be valid.

# **15.5** Initialization / Application Information

This section describes how to initialize and configure the MCG module in application. The following sections include examples on how to initialize the MCG and properly switch between the various available modes.

# **15.5.1 MCG Module Initialization Sequence**

The MCG comes out of reset configured for FEI mode with the BDIV set for divide-by-2. The internal reference will stabilize in  $t_{irefst}$  microseconds before the FLL can acquire lock. As soon as the internal reference is stable, the FLL will acquire lock in  $t_{fll}$  acquire milliseconds.

### NOTE

If the internal reference is not already trimmed, the BDIV value should not be changed to divide-by-1 without first trimming the internal reference. Failure to do so could result in the MCU running out of specification.

### 15.5.1.1 Initializing the MCG

Because the MCG comes out of reset in FEI mode, the only MCG modes which can be directly switched to upon reset are FEE, FBE, and FBI modes (see Figure 15-15). Reaching any of the other modes requires first configuring the MCG for one of these three initial modes. Care must be taken to check relevant status bits in the MCGSC register reflecting all configuration changes within each mode.

To change from FEI mode to FEE or FBE modes, follow this procedure:

- 1. Enable the external clock source by setting the appropriate bits in MCGC2.
- 2. If the RANGE bit (bit 5) in MCGC2 is set, set DIV32 in MCGC3 to allow access to the proper RDIV values.
- 3. Write to MCGC1 to select the clock mode.
  - If entering FEE mode, set RDIV appropriately, clear the IREFS bit to switch to the external reference, and leave the CLKS bits at %00 so that the output of the FLL is selected as the system clock source.
  - If entering FBE, clear the IREFS bit to switch to the external reference and change the CLKS bits to %10 so that the external reference clock is selected as the system clock source. The RDIV bits should also be set appropriately here according to the external reference frequency because although the FLL is bypassed, it is still on in FBE mode.
  - The internal reference can optionally be kept running by setting the IRCLKEN bit. This is useful if the application will switch back and forth between internal and external modes. For minimum power consumption, leave the internal reference disabled while in an external clock mode.
- 4. Once the proper configuration bits have been set, wait for the affected bits in the MCGSC register to be changed appropriately, reflecting that the MCG has moved into the proper mode.
  - If ERCLKEN was set in step 1 or the MCG is in FEE, FBE, PEE, PBE, or BLPE mode, and EREFS was also set in step 1, wait here for the OSCINIT bit to become set indicating that the

external clock source has finished its initialization cycles and stabilized. Typical crystal startup times are given in Appendix A, "Electrical Characteristics".

- If in FEE mode, check to make sure the IREFST bit is cleared and the LOCK bit is set before moving on.
- If in FBE mode, check to make sure the IREFST bit is cleared, the LOCK bit is set, and the CLKST bits have changed to %10 indicating the external reference clock has been appropriately selected. Although the FLL is bypassed in FBE mode, it is still on and will lock in FBE mode.
- 5. Write to the MCGC4 register to determine the DCO output (MCGOUT) frequency range. Make sure that the resulting bus clock frequency does not exceed the maximum specified bus clock frequency of the device.
  - By default, with DMX32 cleared to 0, the FLL multiplier for the DCO output is 512. For greater flexibility, if a mid-range FLL multiplier of 1024 is desired instead, set the DRS[1:0] bits to %01 for a DCO output frequency of 33.55 MHz. If a high-range FLL multiplier of 1536 is desired instead, set the DRS[1:0] bits to %10 for a DCO output frequency of 50.33 MHz.
  - When using a 32.768 kHz external reference, if the maximum low-range DCO frequency that can be achieved with a 32.768 kHz reference is desired, set the DRS[1:0] bits to %00 and set the DMX32 bit to 1. The resulting DCO output (MCGOUT) frequency with the new multiplier of 608 will be 19.92 MHz.
  - When using a 32.768 kHz external reference, if the maximum mid-range DCO frequency that can be achieved with a 32.768 kHz reference is desired, set the DRS[1:0] bits to %01 and set the DMX32 bit to 1. The resulting DCO output (MCGOUT) frequency with the new multiplier of 1216 will be 39.85 MHz.
  - When using a 32.768 kHz external reference, if the maximum high-range DCO frequency that can be achieved with a 32.768 kHz reference is desired, set the DRS[1:0] bits to %10 and set the DMX32 bit to 1. The resulting DCO output (MCGOUT) frequency with the new multiplier of 1824 will be 59.77 MHz.
- 6. Wait for the LOCK bit in MCGSC to become set, indicating that the FLL has locked to the new multiplier value designated by the DRS and DMX32 bits.

### NOTE

Setting DIV32 (bit 4) in MCGC3 is strongly recommended for FLL external modes when using a high frequency range (RANGE = 1) external reference clock. The DIV32 bit is ignored in all other modes.

To change from FEI clock mode to FBI clock mode, follow this procedure:

- 1. Change the CLKS bits in MCGC1 to %01 so that the internal reference clock is selected as the system clock source.
- 2. Wait for the CLKST bits in the MCGSC register to change to %01, indicating that the internal reference clock has been appropriately selected.

# 15.5.2 Using a 32.768 kHz Reference

In FEE and FBE modes, if using a 32.768 kHz external reference, at the default FLL multiplication factor of 512, the DCO output (MCGOUT) frequency is 16.78 MHz at high-range. If the DRS[1:0] bits are set to %01, the multiplication factor is doubled to 1024, and the resulting DCO output frequency is 33.55 Mhz at mid-range. If the DRS[1:0] bits are set to %10, the multiplication factor is set to 1536, and the resulting DCO output frequency is 50.33 Mhz at high-range. Make sure that the resulting bus clock frequency does not exceed the maximum specified bus clock frequency of the device.

Setting the DMX32 bit in MCGC4 to 1 increases the FLL multiplication factor to allow the 32.768 kHz reference to achieve its maximum DCO output frequency. When the DRS[1:0] bits are set to %00, the 32.768 kHz reference can achieve a high-range maximum DCO output of 19.92 MHz with a multiplier of 608. When the DRS[1:0] bits are set to %01, the 32.768 kHz reference can achieve a mid-range maximum DCO output of 39.85 MHz with a multiplier of 1216. When the DRS[1:0] bits are set to %10, the 32.768 kHz reference can achieve a high-range maximum DCO output of 59.77 MHz with a multiplier of 1824. Make sure that the resulting bus clock frequency does not exceed the maximum specified bus clock frequency of the device.

In FBI and FEI modes, setting the DMX32 bit is not recommended. If the internal reference is trimmed to a frequency above 32.768 kHz, the greater FLL multiplication factor could potentially push the microcontroller system clock out of specification and damage the part.

# 15.5.3 MCG Mode Switching

When switching between operational modes of the MCG, certain configuration bits must be changed in order to properly move from one mode to another. Each time any of these bits are changed (PLLS, IREFS, CLKS, or EREFS), the corresponding bits in the MCGSC register (PLLST, IREFST, CLKST, or OSCINIT) must be checked before moving on in the application software.

Additionally, care must be taken to ensure that the reference clock divider (RDIV) is set properly for the mode being switched to. For instance, in PEE mode, if using a 4 MHz crystal, RDIV must be set to %001 (divide-by-2) or %010 (divide -by-4) in order to divide the external reference down to the required frequency between 1 and 2 MHz.

If switching to FBE or FEE mode, first setting the DIV32 bit will ensure a proper reference frequency is sent to the FLL clock at all times.

In FBE, FEE, FBI, and FEI modes, at any time, the application can switch the FLL multiplication factor between 512, 1024, and 1536 with the DRS[1:0] bits in MCGC4. Writes to the DRS[1:0] bits will be ignored if LP=1 or PLLS=1.

The RDIV and IREFS bits should always be set properly before changing the PLLS bit so that the FLL or PLL clock has an appropriate reference clock frequency to switch to. The table below shows MCGOUT

#### Chapter 15. Multipurpose Clock Generator (S08MCGV3)

frequency calculations using RDIV, BDIV, and VDIV settings for each clock mode. The bus frequency is equal to MCGOUT divided by 2.

| Clock Mode                         | <sup>f</sup> мсgouт <sup>1</sup> | Note                                                                  |
|------------------------------------|----------------------------------|-----------------------------------------------------------------------|
| FEI (FLL engaged internal)         | (f <sub>int</sub> * F ) / B      | Typical f <sub>MCGOUT</sub> = 16 MHz<br>immediately after reset.      |
| FEE (FLL engaged external)         | (f <sub>ext</sub> / R *F) / B    | f <sub>ext</sub> / R must be in the range of 31.25 kHz to 39.0625 kHz |
| FBE (FLL bypassed external)        | f <sub>ext</sub> / B             | f <sub>ext</sub> / R must be in the range of 31.25 kHz to 39.0625 kHz |
| FBI (FLL bypassed internal)        | f <sub>int</sub> / B             | Typical f <sub>int</sub> = 32 kHz                                     |
| PEE (PLL engaged external)         | [(f <sub>ext</sub> / R) * M] / B | f <sub>ext</sub> / R must be in the range of 1<br>MHz to 2 MHz        |
| PBE (PLL bypassed external)        | f <sub>ext</sub> / B             | f <sub>ext</sub> / R must be in the range of 1<br>MHz to 2 MHz        |
| BLPI (Bypassed low power internal) | f <sub>int</sub> / B             |                                                                       |
| BLPE (Bypassed low power external) | f <sub>ext</sub> / B             |                                                                       |

| Table 15-17. MCGOUT Frequency Ca | alculation Op | otions |
|----------------------------------|---------------|--------|
|----------------------------------|---------------|--------|

<sup>1</sup>R is the reference divider selected by the RDIV bits, B is the bus frequency divider selected by the BDIV bits, F is the FLL factor selected by the DRS[1:0] and DMX32 bits, and M is the multiplier selected by the VDIV bits.

This section will include 3 mode switching examples using an 8 MHz external crystal. If using an external clock source less than 1 MHz, the MCG should not be configured for any of the PLL modes (PEE and PBE).

### 15.5.3.1 Example 1: Moving from FEI to PEE Mode: External Crystal = 8 MHz, Bus Frequency = 16 MHz

In this example, the MCG will move through the proper operational modes from FEI to PEE mode until the 8 MHz crystal reference frequency is set to achieve a bus frequency of 16 MHz. Because the MCG is in FEI mode out of reset, this example also shows how to initialize the MCG for PEE mode out of reset. First, the code sequence will be described. Then a flowchart will be included which illustrates the sequence.

- 1. First, FEI must transition to FBE mode:
  - a) MCGC2 = 0x36 (%00110110)
    - BDIV (bits 7 and 6) set to %00, or divide-by-1
    - RANGE (bit 5) set to 1 because the frequency of 8 MHz is within the high frequency range
    - HGO (bit 4) set to 1 to configure the crystal oscillator for high gain operation
    - EREFS (bit 2) set to 1, because a crystal is being used
    - ERCLKEN (bit 1) set to 1 to ensure the external reference clock is active

- b) Loop until OSCINIT (bit 1) in MCGSC is 1, indicating the crystal selected by the EREFS bit has been initialized.
- c) Because RANGE = 1, set DIV32 (bit 4) in MCGC3 to allow access to the proper RDIV bits while in an FLL external mode.
- d) MCGC1 = 0x98 (% 10011000)
  - CLKS (bits 7 and 6) set to %10 in order to select external reference clock as system clock source
  - RDIV (bits 5-3) set to %011, or divide-by-256 because 8MHz / 256 = 31.25 kHz which is in the 31.25 kHz to 39.0625 kHz range required by the FLL
  - IREFS (bit 2) cleared to 0, selecting the external reference clock
- e) Loop until IREFST (bit 4) in MCGSC is 0, indicating the external reference is the current source for the reference clock
- f) Loop until CLKST (bits 3 and 2) in MCGSC is %10, indicating that the external reference clock is selected to feed MCGOUT
- 2. Then, FBE must transition either directly to PBE mode or first through BLPE mode and then to PBE mode:
  - a) BLPE: If a transition through BLPE mode is desired, first set LP (bit 3) in MCGC2 to 1.
  - b) BLPE/PBE: MCGC3 = 0x58 (%01011000)
    - PLLS (bit 6) set to 1, selects the PLL. At this time, with an RDIV value of %011, the FLL reference divider of 256 is switched to the PLL reference divider of 8 (see Table 15-8), resulting in a reference frequency of 8 MHz/ 8 = 1 MHz. In BLPE mode, changing the PLLS bit only prepares the MCG for PLL usage in PBE mode
    - DIV32 (bit 4) still set at 1. Because the MCG is in a PLL mode, the DIV32 bit is ignored.
       Keeping it set at 1 makes transitions back into an FLL external mode easier.
    - VDIV (bits 3-0) set to %1000, or multiply-by-32 because 1 MHz reference \* 32= 32MHz. In BLPE mode, the configuration of the VDIV bits does not matter because the PLL is disabled. Changing them only sets up the multiply value for PLL usage in PBE mode
  - c) BLPE: If transitioning through BLPE mode, clear LP (bit 3) in MCGC2 to 0 here to switch to PBE mode
  - d) PBE: Loop until PLLST (bit 5) in MCGSC is set, indicating that the current source for the PLLS clock is the PLL
  - e) PBE: Then loop until LOCK (bit 6) in MCGSC is set, indicating that the PLL has acquired lock
- 3. Lastly, PBE mode transitions into PEE mode:
  - a) MCGC1 = 0x18 (%00011000)
    - CLKS (bits7 and 6) in MCGSC1 set to %00 in order to select the output of the PLL as the system clock source

#### Chapter 15. Multipurpose Clock Generator (S08MCGV3)

- b) Loop until CLKST (bits 3 and 2) in MCGSC are %11, indicating that the PLL output is selected to feed MCGOUT in the current clock mode
  - Now, With an RDIV of divide-by-8, a BDIV of divide-by-1, and a VDIV of multiply-by-32, MCGOUT = [(8 MHz / 8) \* 32] / 1 = 32 MHz, and the bus frequency is MCGOUT / 2, or 16 MHz



Figure 15-16. Flowchart of FEI to PEE Mode Transition using an 8 MHz crystal

## 15.5.3.2 Example 2: Moving from PEE to BLPI Mode: Bus Frequency =16 kHz

In this example, the MCG will move through the proper operational modes from PEE mode with an 8MHz crystal configured for an 16 MHz bus frequency (see previous example) to BLPI mode with a 16 kHz bus frequency. First, the code sequence will be described. Then a flowchart will be included which illustrates the sequence.

- 1. First, PEE must transition to PBE mode:
  - a) MCGC1 = 0x98 (%10011000)
    - CLKS (bits 7 and 6) set to %10 in order to switch the system clock source to the external reference clock
  - b) Loop until CLKST (bits 3 and 2) in MCGSC are %10, indicating that the external reference clock is selected to feed MCGOUT
- 2. Then, PBE must transition either directly to FBE mode or first through BLPE mode and then to FBE mode:
  - a) BLPE: If a transition through BLPE mode is desired, first set LP (bit 3) in MCGC2 to 1
  - b) BLPE/FBE: MCGC3 = 0x18(%00011000)
    - PLLS (bit 6) clear to 0 to select the FLL. At this time, with an RDIV value of %011, the PLL reference divider of 8 is switched to an FLL divider of 256 (see Table 15-7), resulting in a reference frequency of 8 MHz / 256 = 31.25 kHz. If RDIV was not previously set to %011 (necessary to achieve required 31.25-39.06 kHz FLL reference frequency with an 8 MHz external source frequency), it must be changed prior to clearing the PLLS bit. In BLPE mode, changing this bit only prepares the MCG for FLL usage in FBE mode. With PLLS = 0, the VDIV value does not matter.
    - DIV32 (bit 4) set to 1 (if previously cleared), automatically switches RDIV bits to the proper reference divider for the FLL clock (divide-by-256)
  - c) BLPE: If transitioning through BLPE mode, clear LP (bit 3) in MCGC2 to 0 here to switch to FBE mode
  - d) FBE: Loop until PLLST (bit 5) in MCGSC is clear, indicating that the current source for the PLLS clock is the FLL
  - e) FBE: Optionally, loop until LOCK (bit 6) in the MCGSC is set, indicating that the FLL has acquired lock. Although the FLL is bypassed in FBE mode, it is still enabled and running.
- 3. Next, FBE mode transitions into FBI mode:
  - a) MCGC1 = 0x5C (%01011100)
    - CLKS (bits7 and 6) in MCGSC1 set to %01 in order to switch the system clock to the internal reference clock

#### Chapter 15. Multipurpose Clock Generator (S08MCGV3)

- IREFS (bit 2) set to 1 to select the internal reference clock as the reference clock source
- RDIV (bits 5-3) remain unchanged because the reference divider does not affect the internal reference.
- b) Loop until IREFST (bit 4) in MCGSC is 1, indicating the internal reference clock has been selected as the reference clock source
- c) Loop until CLKST (bits 3 and 2) in MCGSC are %01, indicating that the internal reference clock is selected to feed MCGOUT
- 4. Lastly, FBI transitions into BLPI mode.
  - a) MCGC2 = 0x08 (%00001000)
    - LP (bit 3) in MCGSC is 1
    - RANGE, HGO, EREFS, ERCLKEN, and EREFSTEN bits are ignored when the IREFS bit (bit2) in MCGC is set. They can remain set, or be cleared at this point.



Figure 15-17. Flowchart of PEE to BLPI Mode Transition using an 8 MHz crystal

### 15.5.3.3 Example 3: Moving from BLPI to FEE Mode: External Crystal = 8 MHz, Bus Frequency = 16 MHz

In this example, the MCG will move through the proper operational modes from BLPI mode at a 16 kHz bus frequency running off of the internal reference clock (see previous example) to FEE mode using an 8MHz crystal configured for a 16 MHz bus frequency. First, the code sequence will be described. Then a flowchart will be included which illustrates the sequence.

- 1. First, BLPI must transition to FBI mode.
  - a) MCGC2 = 0x00 (%0000000)
    - LP (bit 3) in MCGSC is 0
  - b) Optionally, loop until LOCK (bit 6) in the MCGSC is set, indicating that the FLL has acquired lock. Although the FLL is bypassed in FBI mode, it is still enabled and running.
- 2. Next, FBI will transition to FEE mode.
  - a) MCGC2 = 0x36 (%00110110)
    - RANGE (bit 5) set to 1 because the frequency of 8 MHz is within the high frequency range
    - HGO (bit 4) set to 1 to configure the crystal oscillator for high gain operation
    - EREFS (bit 2) set to 1, because a crystal is being used
    - ERCLKEN (bit 1) set to 1 to ensure the external reference clock is active
  - b) Loop until OSCINIT (bit 1) in MCGSC is 1, indicating the crystal selected by the EREFS bit has been initialized.
  - c) MCGC1 = 0x18 (%00011000)
    - CLKS (bits 7 and 6) set to %00 in order to select the output of the FLL as system clock source
    - RDIV (bits 5-3) remain at %011, or divide-by-256 for a reference of 8 MHz / 256 = 31.25 kHz.
    - IREFS (bit 1) cleared to 0, selecting the external reference clock
  - d) Loop until IREFST (bit 4) in MCGSC is 0, indicating the external reference clock is the current source for the reference clock
  - e) Optionally, loop until LOCK (bit 6) in the MCGSC is set, indicating that the FLL has reacquired lock.
  - f) Loop until CLKST (bits 3 and 2) in MCGSC are %00, indicating that the output of the FLL is selected to feed MCGOUT
  - g) Now, with a 31.25 kHz reference frequency, a fixed DCO multiplier of 512, and a bus divider of 1, MCGOUT = 31.25 kHz \* 512 / 1 = 16 MHz. Therefore, the bus frequency is 8 MHz.
  - h) At this point, by default, the DRS[1:0] bits in MCGC4 are set to %00 and DMX32 in MCGC4 is cleared to 0. If a bus frequency of 16MHz is desired instead, set the DRS[1:0] bits to \$01 to switch the FLL multiplication factor from 512 to 1024 and loop until LOCK (bit 6) in MCGSC is set, indicating that the FLL has reacquired LOCK. To return the bus frequency to 8 MHz, set the DRS[1:0] bits to %00 again, and the FLL multiplication factor will switch back to 512. Then loop again until the LOCK bit is set.





# 15.5.4 Calibrating the Internal Reference Clock (IRC)

The IRC is calibrated by writing to the MCGTRM register first, then using the FTRIM bit to "fine tune" the frequency. We will refer to this total 9-bit value as the trim value, ranging from 0x000 to 0x1FF, where the FTRIM bit is the LSB.

The trim value after reset is the factory trim value unless the device resets into any BDM mode in which case it is 0x800. Writing a larger value will decrease the frequency and smaller values will increase the frequency. The trim value is linear with the period, except that slight variations in wafer fab processing produce slight non-linearities between trim value and period. These non-linearities are why an iterative

trimming approach to search for the best trim value is recommended. In Example 4: Internal Reference Clock Trim later in this section, this approach will be demonstrated.

If a user specified trim value has been found for a device (to replace the factory trim value), this value can be stored in FLASH memory to save the value. If power is removed from the device, the IRC can easily be re-trimmed to the user specified value by copying the saved value from FLASH to the MCG registers. Freescale identifies recommended FLASH locations for storing the trim value for each MCU. Consult the memory map in the data sheet for these locations.

## 15.5.4.1 Example 4: Internal Reference Clock Trim

For applications that require a user specified tight frequency tolerance, a trimming procedure is provided that will allow a very accurate internal clock source. This section outlines one example of trimming the internal oscillator. Many other possible trimming procedures are valid and can be used.

In the example below, the MCG trim will be calibrated for the 9-bit MCGTRM and FTRIM collective value. This value will be referred to as TRMVAL.





Figure 15-19. Trim Procedure

In this particular case, the MCU has been attached to a PCB and the entire assembly is undergoing final test with automated test equipment. A separate signal or message is provided to the MCU operating under user provided software control. The MCU initiates a trim procedure as outlined in Figure 15-19 while the tester supplies a precision reference signal.

If the intended bus frequency is near the maximum allowed for the device, it is recommended to trim using a reference divider value (RDIV setting) of twice the final value. After the trim procedure is complete, the reference divider can be restored. This will prevent accidental overshoot of the maximum clock frequency.

# Chapter 16 General Purpose Operational Amplifier (OPAMPV1)

# 16.1 Introduction

The general purpose amplifier (OPAMP) block is a CMOS single supply, low input offset voltage, low input offset and bias current amplifier that is designed for low-voltage, low-power operation over an input voltage range of 1.8 V to 3.6 V. The OPAMP also has several timing and control settings that can be software configured depending on the applications requirements. Timing and control consists of registers and control logic for:

- Amplifier gain programmable
- Operation in low-power modes

The MC9S08MM128 series of devices contains two OPAMP modules. These modules can be configured to perform many different OPAMP configurations. The output of the OPAMP modules can be routed to the ADC for signal analysis. Figure 16-1 shows the MC9S08MM128 series block diagram with the OPAMP highlighted.

## 16.1.1 OPAMP Clock Gating

The bus clock to the OPAMPx can be gated on and off using the OPAMPx bit in SCGC3. These bits are set after any reset, which enables the bus clock to this module. To conserve power, these bits can be cleared to disable the clock to this module when not in use. See Section 5.7.10, "System Clock Gating Control 3 Register (SCGC3)," for details.



### 16.1.2 Features

The general purpose amplifier (OPAMP) module features include:

- 1.8 V-3.6 V V<sub>DD</sub> operation
- Programmable voltage gain
- On-chip generation of bias voltages
- Low-power, low-voltage CMOS technology
- Low-input offset voltage<sup>1</sup>
- Low-input offset current<sup>1</sup>
- Low-input bias current<sup>1</sup>
- Low-current consumption<sup>1</sup>

### 16.1.3 Modes of Operation

The OPAMP module supports the following operation modes

- STOP2 is disabled and not powered.
- STOP3 is disabled and not powered when GAMPEN is low.
- WAIT is disabled and not powered when GAMPEN is low.

<sup>1.</sup> Please refer to data sheet for latest characterization data.

Chapter 16. General Purpose Operational Amplifier (OPAMPV1)

# 16.1.4 Block Diagram

Figure 16-2 is a block diagram of the OPAMP module.



Figure 16-2. OPAMP Block Diagram

| Table | 16-1. | Signal | Properties | s |
|-------|-------|--------|------------|---|
|       | -     | - 5    |            |   |

| MODE1 | MODE0 | AMPRI[1:0] | AMPRF[2:0] | Buffer | gpamp | Gain | Function               |
|-------|-------|------------|------------|--------|-------|------|------------------------|
| 0     | 0     | xx         | ххх        | 1      | 0     | _    | Buffer Mode            |
| 1     | 0     | XX         | ххх        | 0      | 1     | —    | General Amplifier Mode |
| 0     | 1     | 00         | 000        | х      | х     | —    | Inverting PGA Mode     |
| 0     | 1     | 00         | 001        | х      | х     | 3    | Inverting PGA Mode     |
| 0     | 1     | 00         | 010        | х      | х     | 5    | Inverting PGA Mode     |
| 0     | 1     | 00         | 011        | х      | х     | 8    | Inverting PGA Mode     |
| 0     | 1     | 00         | 100        | х      | х     | 12   | Inverting PGA Mode     |
| 0     | 1     | 00         | 101        | х      | х     | 16   | Inverting PGA Mode     |
| 0     | 1     | 00         | 110        | х      | х     | —    | Inverting PGA Mode     |
| 0     | 1     | 00         | 111        | х      | х     | —    | Inverting PGA Mode     |
| 0     | 1     | 01         | 000        | х      | х     | —    | Inverting PGA Mode     |
| 0     | 1     | 01         | 001        | х      | х     | 1    | Inverting PGA Mode     |
| MODE1 | MODE0 | AMPRI[1:0] | AMPRF[2:0] | Buffer | gpamp | Gain | Function               |
|-------|-------|------------|------------|--------|-------|------|------------------------|
| 0     | 1     | 01         | 010        | х      | x     | 2    | Inverting PGA Mode     |
| 0     | 1     | 01         | 011        | х      | х     | 7/2  | Inverting PGA Mode     |
| 0     | 1     | 01         | 100        | х      | x     | 11/2 | Inverting PGA Mode     |
| 0     | 1     | 01         | 101        | х      | х     | 15/2 | Inverting PGA Mode     |
| 0     | 1     | 01         | 110        | х      | х     | —    | Inverting PGA Mode     |
| 0     | 1     | 01         | 111        | х      | x     | —    | Inverting PGA Mode     |
| 1     | 1     | 00         | 000        | х      | х     | —    | Non-inverting PGA Mode |
| 1     | 1     | 00         | 001        | х      | х     | 4    | Non-inverting PGA Mode |
| 1     | 1     | 00         | 010        | х      | х     | 6    | Non-inverting PGA Mode |
| 1     | 1     | 00         | 011        | х      | х     | 9    | Non-inverting PGA Mode |
| 1     | 1     | 00         | 100        | х      | х     | 13   | Non-inverting PGA Mode |
| 1     | 1     | 00         | 101        | х      | х     | 17   | Non-inverting PGA Mode |
| 1     | 1     | 00         | 110        | х      | х     | —    | Non-inverting PGA Mode |
| 1     | 1     | 00         | 111        | х      | х     | —    | Non-inverting PGA Mode |
| 1     | 1     | 01         | 000        | х      | х     | —    | Non-inverting PGA Mode |
| 1     | 1     | 01         | 001        | х      | х     | 2    | Non-inverting PGA Mode |
| 1     | 1     | 01         | 010        | х      | х     | 3    | Non-inverting PGA Mode |
| 1     | 1     | 01         | 011        | х      | х     | 9/2  | Non-inverting PGA Mode |
| 1     | 1     | 01         | 100        | х      | х     | 13/2 | Non-inverting PGA Mode |
| 1     | 1     | 01         | 101        | х      | х     | 17/2 | Non-inverting PGA Mode |
| 1     | 1     | 01         | 110        | х      | х     | —    | Non-inverting PGA Mode |
| 1     | 1     | 01         | 111        | х      | х     | —    | Non-inverting PGA Mode |

Table 16-1. Signal Properties (Continued)

# 16.2 Signal Description

#### Table 16-2. Signal Properties

| Name               | Direction | Source/<br>Destination | Description                                                                                                                                                 |
|--------------------|-----------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INP <sub>x</sub> - | INPUT     | PAD                    | Amplifier negative input terminal — This is an analog input terminal. The leakage and offset current of the pad should be significantly small. <sup>1</sup> |
| INP <sub>x</sub> + | INPUT     | PAD                    | Amplifier positive input terminal — This is an analog input terminal. The leakage and offset current of the pad should be significantly small. <sup>1</sup> |
| VOUT <sub>x</sub>  | OUTPUT    | PAD                    | Amplifier output terminal — This is an analog output terminal.                                                                                              |

<sup>1</sup> See the *Data Sheet* for the value of input offset current and input bias current.

Chapter 16. General Purpose Operational Amplifier (OPAMPV1)

# 16.3 Memory Map and Registers

This section provides a detailed description of all memory and registers.

## 16.3.1 Module Memory Map

The memory map for the OPAMP module is given in Table 16-3. The address listed for each register is the address offset. The total address for each register is the sum of the base address for the OPAMP module and the address offset for each register.

| Address | Use                                 | Access     |
|---------|-------------------------------------|------------|
| 0x00    | GPAMP Control Register 0 (GPAMPxC0) | Read/Write |
| 0x01    | GPAMP Control Register 1 (GPAMPxC1) | Read/Write |
| 0x02    | GPAMP Control Register 2 (GPAMPxC2) | Read/Write |

Table 16-3. Module Memory Map

## 16.3.2 Register Descriptions

This section consists of register descriptions. Each description includes a standard register diagram. Details of register bit and field function follow the register diagrams, in bit order.

## 16.3.2.1 GPAMP Control Register 0 (GPAMPxC0)



Figure 16-3. GPAMP Control Register 0 (GPAMPxC0)

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>GPAMPEN | <ul> <li>OPAMP Enable — The GPAMPEN bit enables general purpose amplifier .</li> <li>The OPAMP is disabled and not powered. This mode of operation is available in any of the modes the MCU operates.</li> <li>OPAMP is enabled. In this mode the amplifier is powered and enabled. This mode of operation is available when the MCU is in modes other than Stop1 and Stop2 mode.</li> </ul> |
| 6<br>LPEN    | <ul><li>Low-Power Mode Enable</li><li>0 The OPAMP is working in high-speed mode.</li><li>1 The OPAMP is working in low-power mode.</li></ul>                                                                                                                                                                                                                                                 |

#### Table 16-4. GPAMPxC0 Field Descriptions

#### Table 16-4. GPAMPxC0 Field Descriptions (Continued)

| Field       | Description                                                                                                                                   |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 5:2         | Reserved                                                                                                                                      |  |  |  |  |
| 1:0<br>MODE | PGA Gain Setting — Selects the OPAMP gain.         00 Buffer         10 General purpose         01 Inverting PGA         11 Non-inverting PGA |  |  |  |  |

## 16.3.2.2 GPAMP Control Register 1 (GPAMPxC1)

|        | 7 | 6 | 5 | 4      | 3      | 2      | 1      | 0      |
|--------|---|---|---|--------|--------|--------|--------|--------|
| R<br>W |   |   |   | AMPRF2 | AMPRF1 | AMPRF0 | AMPRI1 | AMPRI0 |
| Reset  |   |   |   | 0      | 0      | 0      | 0      | 0      |

Figure 16-4. GPAMP Control Register 1 (GPAMPxC1)

#### Table 16-5. GPAMPxC1 Field Descriptions

| Field | Description          |
|-------|----------------------|
| 7:5   | Reserved             |
| 4:2   | OPAMP Gains Selector |
| AMPRF | see Table 16-1       |
| 1:0   | OPAMP Gains Selector |
| AMPR  | see Table 16-1       |

### 16.3.2.3 GPAMP Control Register 2 (GPAMPxC2)

|        | 7 | 6        | 5        | 4        | 3 | 2        | 1        | 0        |
|--------|---|----------|----------|----------|---|----------|----------|----------|
| R<br>W |   | AMPPSEL2 | AMPPSEL1 | AMPPSEL0 |   | AMPNSEL2 | AMPNSEL1 | AMPNSEL0 |
| Reset  |   | 0        | 0        | 0        |   | 0        | 0        | 0        |

Figure 16-5. GPAMP Control Register 2 (GPAMPxC2)

| Field          | Description                                                                                                                                                                                                                                               |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7              | Reserved                                                                                                                                                                                                                                                  |
| 6–4<br>AMPPSEL | Amplifier Positive Input Terminal Selector<br>000 INP <sub>x</sub> +<br>001 OUT1<br>010 OUT2<br>011 Reserved<br>100 DAC5BIT<br>101 DAC12BIT<br>110 VDD<br>111 GND                                                                                         |
| 3              | Reserved                                                                                                                                                                                                                                                  |
| 2–0<br>AMPNSEL | Amplifier Negative Input Terminal Selector         000       INP <sub>x</sub> -         001       OUT1         010       OUT2         011       Reserved         100       DAC5BIT         101       DAC12BIT         110       VDD         111       GND |

#### Table 16-6. GPAMPxC2 Field Descriptions

# 16.4 Functional Description

This section provides a complete functional description of the general purpose amplifier (OPAMP) block, detailing the operation of the design from the end-user perspective.

## 16.4.1 OPAMP Configuration

The following is a block diagram of the OPAMP module in general purpose mode.



Figure 16-6. Operational Amplifier (OPAMP) Block Diagram in General Purpose Mode

Chapter 16. General Purpose Operational Amplifier (OPAMPV1)

## 16.4.2 Buffer Configuration

The following is a block diagram of the OPAMP module in buffer configuration mode.



Figure 16-7. Operational Amplifier (OPAMP) Block Diagram in Buffered Configuration Mode

## 16.4.3 Inverting PGA Configuration

The following is a block diagram of the OPAMP module in inverting PGA configuration.



Figure 16-8. Operational Amplifier (OPAMP) Block Diagram in Inverting PGA Mode

## 16.4.4 Non-Inverting PGA Configuration

The following is a block diagram of the OPAMP module in non-inverting PGA configuration.



Figure 16-9. Operational Amplifier (OPAMP) Block Diagram in Non-Inverting PGA Mode

# Chapter 17 Programmable Delay Block (S08PDBV1)

# 17.1 Introduction

The programmable delay block (PDB) is a key component in the measurement engine. This simple timer is used to control the hardware triggering of the ADC and the DAC so that precise timing between DAC updates and ADC conversions can be achieved.

### NOTE

This device has eight (8) PDB channels where n is mentioned as 0 to 7 in this chapter. However, the corresponding PDBDLYn registers are labeled as PDBDLYA to PDBDLYH in the memory map.

## 17.1.1 Overview

Many applications need to synchronize the time at which multiple ADC samples are taken with respect to an external trigger or event. The Programmable Delay Block provides controllable delays from either an external trigger or a programmable interval tick to the sample trigger input of one or more ADCs. The PDB also can generate a hardware trigger to the DAC. This signal can be used to advance the DAC Buffer pointer in order to change sensor biasing while ADC conversions are being triggered.

## 17.1.2 PDB Trigger inputs

The PDB on these devices has three input trigger sources that initiate the PDB operation. The three sources are:

- ACMP output (ACMPO)
- ADC flag ADCSC1A\_COCO
- Software

To select the input trigger source, set the TRIGSEL bits in the PDBC1 register as described in the following table.

| Input Trigger Source | PDBC1 Register Value for<br>TRIGSEL bits | Connected to |  |
|----------------------|------------------------------------------|--------------|--|
| ACMPO                | 0b001                                    | TRIGGERIN1   |  |

| Table 17-1 | . Selecting th | e PDB Input | <b>Trigger Source</b> |
|------------|----------------|-------------|-----------------------|
|------------|----------------|-------------|-----------------------|

| Input Trigger Source     | PDBC1 Register Value for<br>TRIGSEL bits | Connected to |
|--------------------------|------------------------------------------|--------------|
| ADCSC1A_COCORESERV<br>ED | 0b000                                    | TRIGGERIN0   |
| Software Trigger         | 0b111                                    | —            |

Table 17-1. Selecting the PDB Input Trigger Source

# 17.2 ADC Hardware Triggers and Selects

The following table explains the ADHWT and ADHWTSn source as referenced in the ADC chapter.

| PDB Pre-Trigger   | Trigger/Select | Conversion                             |
|-------------------|----------------|----------------------------------------|
| PDB Trigger 0     | ADHWT          | This triggers the ADC con-<br>version. |
| PDB Pre-Trigger 0 | ADHWTSA        | This selects ADCSC1A.                  |
| PDB Pre-Trigger 1 | ADHWTSB        | This selects ADCSC1B.                  |
| PDB Pre-Trigger 2 | ADHWTSC        | This selects ADCSC1C.                  |
| PDB Pre-Trigger 3 | ADHWTSD        | This selects ADCSC1D.                  |
| PDB Pre-Trigger 4 | ADHWTSE        | This selects ADCSC1E.                  |
| PDB Pre-Trigger 5 | ADHWTSF        | This selects ADCSC1F.                  |
| PDB Pre-Trigger 6 | ADHWTSG        | This selects ADCSC1G.                  |
| PDB Pre-Trigger 7 | ADHWTSH        | This selects ADCSC1H.                  |

 Table 17-2. ADC Hardware Triggers and Selects

## 17.2.1 PDB Trigger Acknowledgement Inputs

The PDB Trigger Acknowledgement inputs in back-to-back operation mode are connected to the ACDSC1*n*\_COCO flag. ADCSC1B\_COCO to ADCSC1C1H\_COCO acknowledge PDB channel 1 to 7 respectively.



## 17.2.2 Features

- Eight channels
  - Each channel supplies a single trigger output event
  - Each trigger output is independently enabled and individually controlled
  - Each channel can be triggered from a programmed delay or from previous channel acknowledgment
- All channel trigger outputs can be ORed together to schedule multiple conversions from one input trigger event
- Prescaler options to support divided-by-1 up to divided-by-2560
- DAC Trigger Interval Register (16-bit) that is used to place the interval count between DAC hardware trigger output signals
- Multiple sources for PDB input triggering
  - Single software trigger input
  - Up to 7 trigger inputs from either on-chip or off-chip sources
- Positive transition of trigger\_in will initiate the PDB primary counter
- Continuous trigger or single shot mode supported
- Bypass mode supported
- One programmable interrupt

## 17.2.3 Modes of Operation

Modes of operation include:

| Disabled            | Counter is off and all trigger outputs are low.                                                                                                                                                                                                                                     |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enabled OneShot     | Counter is enabled and restarted at count zero upon receiving a positive edge on<br>the trigger input. Each Trigger output asserts once per input trigger.                                                                                                                          |
| Enabled Continuous  | Counter is enabled and restarted at count zero. The counter will be rolled over to zero again when the count reaches the value specified in the MOD internal buffer, and counting restarts. This enables a continuous stream of triggers out as a result of a single trigger input. |
| Enabled Back-to-Bac | <b>k</b> The PDB trigger logic initiates triggers based on the Trigger <i>n</i> acknowledgment                                                                                                                                                                                      |
|                     | detect signal. This signal comes from the conversion complete flag of the                                                                                                                                                                                                           |

ADCSCn. With this configuration, ADC conversions can occur back to back.

**Enabled Bypassed** The input trigger bypasses the PDB logic entirely. It is possible to bypass all or only one of the trigger outputs; Therefore this mode can be used in conjunction with any of the above.

### NOTE

- For all of the Enabled modes, if the DAC hardware trigger output is enabled each time the count reaches the DAC interval count value, a trigger signal is sent to the DAC.
- In Enabled OneShot and Enabled Continuous modes, the outputs of the channel comparators can be combined in such a way that all the ADC events can be triggered from a single input event. These are referred to as AllShot and Continuous AllShot modes.

# 17.2.4 Block Diagram



Figure 17-2. illustrates the basic structure of the PDB block. It contains a primary counter whose output is compared against several different digital values.

Each channel output delay (PDBDLYnH:L) determines the time between assertion of the trigger input (software or hardware trigger) to the point at which the associated ADC trigger output signals are generated. These times are defined as:

- Trigger input to  $Pre-Triggern = (PRESCALER \times PDBDLYnH:L) + 1$  peripheral bus clock cycle
- Add one additional peripheral bus clock cycle to determine the time at which the trigger output pulses for 1 peripheral bus clock cycle.

Pre-Trigger outputs are used to precondition interfacing logic one peripheral bus clock period prior to the actual event trigger. When interfacing to ADC blocks with multiple control and result registers, Pre-Trigger outputs provide select control for these registers, allowing them to operate in a ping-pong fashion, sequencing through conversions between multiple analog sources without reconfiguration of the ADC.

The signals shown in Figure 17-3. would be used to operate the ADC to sample signal A and sample single B in OneShot mode. The trigger delays for the ADC are independently set via the Delay 0 and Delay 1 parameters placed in the PDBDLYnH:L. The PDB input trigger signal from a separate module or software can initiate the PDB to trigger the ADC twice with two different delays. But the time between Trigger0 and Trigger1 must be longer than the ADC conversion time, then the second trigger signal can take effect.

### NOTE

PDB timing for trigger input to Pre-Triggern = (PRESCALER x PDBDLYnH:L) + 1 peripheral bus clock cycle. Add one additional peripheral bus clock cycle to determine the time at which the trigger output pulses for 1 peripheral bus clock cycle.



Figure 17-3. Decoupled Channel Trigger Generation

#### Chapter 17. Programmable Delay Block (S08PDBV1)

The third digital value, modulus, resets the counter to zero at the end of the count. If the CONT bit in the PDBC1 is set, the counter resumes a new count. Otherwise, the timer operation will cease until the next trigger input event occurs.

The DAC Interval Register (DACINTH:L) determines the time between DAC hardware trigger pulses. If the DAC trigger output is enabled (DACTOE is set) each time the PDB counter register increments the number of counts placed in the DACINTH:L registers, the PDB will output a DAC trigger pulse.

Together the DAC trigger pulse and the ADC trigger pulses allow precise timing of DAC updates and ADC measurements.

The following 16-bit registers impact PDB operation:

- Channel Delay register (PDBDLY*n*H:L)
- Modulus register (PDBMODH:L)
- Interrupt Delay register (PDBIDLYH:L)
- DAC Trigger Interval register (DACINTH:L)

Like all 16-bit registers, these internal registers are buffered and any values written to them are written first to their buffer registers. The circumstances that cause these registers to be updated with the values from their buffer registers are summarized in the following table according to the current operation mode.

| Operation Made | PDBSC I  | Value Undetee |                                                  |
|----------------|----------|---------------|--------------------------------------------------|
| Operation mode | LDOK bit | LDMOD bit     | value Opuales                                    |
| Any mode       | Write 1  | 0             | Immediately after write 1 to LDOK.               |
| Continuous     | Write 1  | 1             | Immediately after counter rolls over.            |
| OneShot        | Write 1  | 1             | Immediately after<br>trigger signal<br>received. |

 Table 17-3. Updating the registers that impact PDB operation

Values written to any of these registers after a logic 1 is written to the LDOK bit, are ignored and the associated buffer register is not updated until the existing values in the buffer registers are loaded into the internal registers. Read the LDOK bit to determine if the values in buffer registers have been loaded into internal registers and have taken effect.

The PDB 16-bit counter operates on up count mode. The two read-only counter registers contain the high and low bytes of the value in the PDB counter. Reading either byte latches the contents of both bytes into a buffer where they remain latched until another read of either bytes is performed. Odd-numbered reads return new data from the counter. Even-numbered reads return latched data.

The following figures are examples of the LDMOD bit effects. The PDB Counter is configured in continuous mode where it repeats counting up and rolling over to 0 after matching a fixed PDB Modulus (PDBMOD) register value. The black arrows represent Pre-Triggers based on previous PDB delay registers value. The red arrows represent Pre-Triggers based on new effective PDB delay registers value.



| Symbol | Description                                                                                      |  |  |  |
|--------|--------------------------------------------------------------------------------------------------|--|--|--|
|        | Attempts to write a new value to PDB delay (PDBDLY) registers.                                   |  |  |  |
| 1      | Pre-Triggers based on previous PDB delay registers value.                                        |  |  |  |
| 1      | Pre-Triggers based on new effective PDB delay registers value.                                   |  |  |  |
| ٠      | Pre-Triggers are asserted when the PDB Counter reaches the corresponding effective PDBDLY value. |  |  |  |

#### Figure 17-4. Registers Update with LDMOD bit = 0 in Continuous Mode

In Figure 17-4, new values for PDBDLY registers do not become effective until after the LDOK is written to 1. The new values become effective immediately after LDOK is written to 1.



| Symbol     | Description                                                                                      |  |  |  |
|------------|--------------------------------------------------------------------------------------------------|--|--|--|
|            | Attempts to write a new value to PDB delay (PDBDLY) registers.                                   |  |  |  |
| $\uparrow$ | Pre-Triggers based on previous PDB delay registers value.                                        |  |  |  |
| 1          | Pre-Triggers based on new effective PDB delay registers value.                                   |  |  |  |
| •          | Pre-Triggers are asserted when the PDB Counter reaches the corresponding effective PDBDLY value. |  |  |  |



#### Chapter 17. Programmable Delay Block (S08PDBV1)

In Figure 17-5, new values for PDBDLY registers do not become effective until after the LDOK is written to 1 and PDB Counter rolls over to 0. The LDOK bit is held at high until PDB Counter rolls over to 0. This bit can be used to indicate when the new delay registers value become effective.

# 17.3 Memory Map and Registers

## 17.3.1 Memory Map

| Offset                 | Register          | Description                        |  |
|------------------------|-------------------|------------------------------------|--|
| 0x00                   | PDBSC             | PDB Status and Control Register    |  |
| 0x01                   | PDBC1             | PDB Control Register 1             |  |
| 0x02                   | PDBC2             | PDB Control Register 2             |  |
| 0x03                   | PDBCHEN           | PDB Channel Enable                 |  |
| 0x04                   | PDBMODH           | PDB Modulus Register High          |  |
| 0x05                   | PDBMODL           | PDB Modulus Register Low           |  |
| 0x06                   | PDBCNTH           | PDB Counter Register High          |  |
| 0x07                   | PDBCNTL           | PDB Counter Register Low           |  |
| 0x08                   | PDBIDLYH          | PDB Interrupt Delay Register High  |  |
| 0x09                   | PDBIDLYL          | PDB Interrupt Delay Register Low   |  |
| 0x0A                   | DACINTH           | DAC Trigger Interval Register High |  |
| 0x0B                   | DACINTL           | DAC Trigger Interval Register Low  |  |
| 0x0C + ( <i>n</i> x 2) | PDBDLY <i>n</i> H | PDB Delay n Register High          |  |
| 0x0D + ( <i>n</i> x 2) | PDBDLY <i>n</i> L | PDB Delay n Register Low           |  |

Note: This device has eight (8) PDB channels where n is mentioned as 0 to 7 in this chapter. However, the corresponding PDBDLYn registers are labeled as PDBDLYA to PDBDLYH in the memory map.

## 17.3.2 Registers Descriptions

### 17.3.2.1 PDB Status and Control Register (PDBSC)

This register contains status and control bits for the Programmable Delay Block.



#### Table 17-4. PDBSC Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7<br>PDBEN  | PDB module Enable         0 Counter is off and all trigger signals are disabled.         1 Cou nter is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 6<br>PDBIF  | <b>PDB Interrupt Flag</b><br>This bit is set when a successful compare of value of counter and the IDELAY internal buffer occurs. Clear this bit by writing logic one to it.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 5<br>PDBIE  | PDB Interrupt Enable         0 Interrupt requests disabled         1 Interrupt requests enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 4<br>LDMOD  | <ul> <li>Load Mode Select</li> <li>Internal registers of PDBDLY<i>n</i>H:L, PDBMODH:L, PDBIDLYH:L and DACINTH:L are updated with values of their buffer registers and take effect immediately after logic 1 is written into LDOK bit</li> <li>Internal registers of PDBDLY<i>n</i>H:L, PDBMODH:L, PDBIDLYH:L, and DACINTH:L are updated with values of their buffer registers and take effect when the counter rolls over in continuous mode or trigger signal is received in one shot mode after logic 1 is written into LDOK bit</li> </ul>                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 3:2<br>TOS  | <ul> <li>Trigger Output Select</li> <li>00 Counter delay is bypassed</li> <li>01 Trigger A is function of Channel A Delay only</li> <li>10 Trigger n is OR function of all available channel outputs. This setting is required for back-to-back or multiple channel delays operation.</li> <li>11 Reserved</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 1<br>DACTOE | <ul> <li>DAC Trigger Output Enable</li> <li>0 No DAC trigger output</li> <li>1 DAC interval register defines the number of PDB counts between DAC trigger outputs.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 0<br>LDOK   | <b>Load OK</b> — Writing logic 1 to this bit loads values in buffer registers of PDBDLY <i>n</i> H:L, PDBMODH:L, PDBIDLYH:L and DACINTH:L into their internal registers. The internal delay registers, modulus value, interrupt delay and DAC trigger interval value will take effect immediately if LDMOD = 0, or when the counter rolls over in continuous mode or trigger signal is received in one shot mode if LDMOD = 1.<br>Any value written to any one of the above registers, after a logic 1 being written to LDOK bit, will be ignored and buffer register will not be updated until the values in buffer registers are loaded into the internal registers. This bit is cleared when the values in buffer registers are loaded into internal registers and take effect.<br>Reading this bit can determine if the values in buffer registers are loaded into internal registers and take effect. |  |  |

## 17.3.2.2 PDB Control Register 1 (PDBC1)

This register contains control bits for the Programmable Delay Block.



Figure 17-7. PDB Control Register 1 (PDBC1)

#### Table 17-5. PDBC1 Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:5<br>PRESCALER | Clock Prescaler Select<br>000 timer uses peripheral clock<br>001 timer uses peripheral clock / 2<br>010 timer uses peripheral clock / 4<br>011 timer uses peripheral clock / 8<br>100 timer uses peripheral clock / 16<br>101 timer uses peripheral clock / 32<br>110 timer uses peripheral clock / 64<br>111 timer uses peripheral clock / 128 |  |  |  |
| 4:2<br>TRIGSEL   | Input Trigger Select         000       TriggerIn0 is ADCSC1A_COCO.         001       TriggerIn1 is ACMPO.         111       SWTRIG is selected.                                                                                                                                                                                                 |  |  |  |
| 1<br>CONT        | Continuous Mode Enable         0 Module is in OneShot mode.         1 Module is in continuous mode.                                                                                                                                                                                                                                             |  |  |  |
| 0<br>MULT        | Multiply Prescaler bit0Prescale factor is defined by the prescaler select bits.1Prescale factor is defined by the value selected by the prescaler bits multiplied by 20.                                                                                                                                                                        |  |  |  |

## 17.3.2.3 PDB Control Register 2 (PDBC2)

This register is used to enable each of the acknowledgment detect input for each of the channels.



= Reserved or unused

#### Figure 17-8. PDB Control Register (PDBC2)

#### Table 17-6. PDBC2 Register Field Descriptions

| Field          | Description                                                                                                                                                                                                |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1<br>BB7-BB1 | <ul> <li>Back-to-Back Enable</li> <li>0 Trigger acknowledge signals are not used</li> <li>1 Trigger acknowledge signals are used to allow the next trigger to be set for back to back operation</li> </ul> |
| 0<br>SWTRIG    | <b>Software Trigger</b> — When TRIGSEL = 3'b111 and the module is enabled, writing a one to this field triggers a reset and restart of the counter.                                                        |

# 17.3.2.4 PDB Channel Enable Register (PDBCHEN)

This register is used to enable or disable each of the trigger outputs associated with channel 0 to 7.



= Reserved or unused

### Figure 17-9. PDB Channel Enable Register (PDBCHEN)

### Table 17-7. PDBCHEN Register Field Descriptions

| Field                   | Description                                                                                                                                                   |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>CHEN7 -<br>CHEN0 | <ul> <li>PDB channel enable bits</li> <li>0 Channel n trigger outputs are disabled and held low.</li> <li>1 Channel n trigger outputs are enabled.</li> </ul> |

### NOTE

Only trigger 0 is used as the hardware trigger to the ADC, so channel 0 enable (CHEN0) must be set for the PDB to trigger ADC conversions. If channel 0 enable (CHEN0) is cleared, any other PDB delays will not trigger ADC conversions.

## 17.3.2.5 PDB Modulus Registers (PDBMODH:PDBMODL)

These registers specify the period of the counter in terms of peripheral bus clock cycles. When the counter reaches this value, it will be reset back to all zeroes. If the PDBCS\_CONT is set, the count will begin anew. Reads of these registers will return the value of internal registers that is taking affect for the current period of the PDB.



Chapter 17. Programmable Delay Block (S08PDBV1)

## 17.3.2.6 PDB Counter Registers (PDBCNTH:PDBCNTL)

This is a 16-bit counter which operates on up-count mode. The two read-only counter registers contain the high and low bytes of the value in the PDB counter. Reading either byte latches the contents of both bytes into a buffer where they remain latched until PDBCNTH or PDBCNTL is read.



## 17.3.2.7 PDB Interrupt Delay Register (PDBIDLYH:PDBIDLYL)

These registers can be used to read and write the value to schedule the PDB interrupt. This feature can be used to schedule an independent interrupt at some point in the PDB cycle. Reads of these registers return the value of internal registers that is taking affect for the current period of the PDB.



PDBSC\_IE must be set in order for an interrupt to be issued as a result of the count value equaling IDELAY. However, PDBSC\_IF is set whenever the count value equals IDELAY.

## 17.3.2.8 DAC Interval Registers (DACINTH:DACINTL)

These registers specify the time between DAC hardware trigger pulses. If the DAC trigger output is enabled (DACTOE) each time the PDB counter register increments the number of counts placed in the



DACINTH:L registers, the PDB outputs a DAC trigger pulse. Reads of these registers return the value of internal registers that is taking affect for the current period of the PDB.

### 17.3.2.9 PDB Delay Registers (PDBDLY nH: PDBDLY nL)

These registers are used to specify the delay from assertion of TriggerIn to assertion of the Trigger outputs. The delay is only applicable if the module is enabled and the associated output trigger has not been bypassed. The delay is in terms of peripheral clock cycles. Reads of these registers will return the value of internal registers that is taking affect for the current period of the PDB.

NOTE

When PDB channel delays are used as the trigger of the ADC conversion, the application code must ensure that the interval of the delay is longer than the ADC conversion time so that the ADC conversion results are properly handled and loaded to each of the result registers and that the CHEN0 bit is set to allow channel delays other than channel delay 0 to trigger the ADC coversions.





# 17.3.3 Functional Description

## 17.3.3.1 Impact of Using the Prescaler on Timing Resolution

Use of prescalers greater than 1 limit the count/delay accuracy in terms of peripheral clock cycles (to the modulus of the prescaler value). If the prescaler is set to div 2, then the only values of total peripheral clocks that can be detected are even values; if div is set to 4, then the only values of total peripheral clocks that can be decoded as detected are mod (4) and so forth. If the users want to set a really long delay value and used div 128, then they would be limited to an resolution of 128 bus clocks.

Therefore, use the lowest possible prescaler for a given application.

# 17.4 Resets

This module has a single reset input, corresponding to the chip-wide peripheral reset. After reset, all registers are set to their reset values.

# 17.5 Clocks

This module has a single clock input, the peripheral bus clock.

# 17.6 Interrupts

This module has one interrupt source. When a successful comparison of the counter value and the IDELAY internal buffer occurs, the PDBIF is set. If the PDBIE is set, an interrupt is generated. Write a 1 to the PDBIF bit to clear the interrupt.

# Chapter 18 Serial Communications Interface (S08SCIV4)

## 18.1 Introduction

The SCI allows asynchronous serial communications with peripheral devices and other CPUs.

### NOTE

Ignore any references to stop1 low-power mode in this chapter, because this device does not support it.

For details on low-power mode operation, refer to Table 3-4 in Chapter 3, "Modes of Operation".

## 18.1.1 SCIx Clock Gating

The bus clock to the SCL*x* can be gated on and off using the SCL*x* bit in SCGC1. This bit is set after any reset, which enables the bus clock to this module. To conserve power, the SCL*x* bit can be cleared to disable the clock to this module when not in use. See Section 5.7.8, "System Clock Gating Control 1 Register (SCGC1)," for details.

## 18.1.2 Module Configuration

The SCI1 and SCI2 module pins can be repositioned via software-control using SCI*x*PS in SOPT3 as shown in Table 18-1 and Table 18-2. SCI*x*PS in SOPT3 selects which general-purpose I/O ports are associated with SCI operation.

| SCI1PS in SOPT3  | Port Pin for TX1 | Port Pin for RX1 |
|------------------|------------------|------------------|
| 0 (default) PTA1 |                  | PTA2             |
| 1                | PTD6             | PTD7             |

Table 18-1. SCI1 Position Options

| Table ' | 18-2. | SCI2 | Position | Options |
|---------|-------|------|----------|---------|
|---------|-------|------|----------|---------|

| SCI2PS in SOPT3 | Port Pin for TX2 | Port Pin for RX2 |  |
|-----------------|------------------|------------------|--|
| 0 (default)     | PTE5             | PTE6             |  |
| 1               | PTF2             | PTF1             |  |

Chapter 18. Serial Communications Interface (S08SCIV4)

## 18.1.3 Module Block Diagram

Figure 18-1 shows the MC9S08MM128 series block diagram with the SCI module highlighted.



# 18.1.4 Interfacing the SCIs to Off-Chip Opto-Isolators

SCI1 is designed with twice the normal I/O drive capability on the TX1 pin. The RX pin can either be fed directly from the digital I/O buffer, or those signals can be pre-conditioned using the comparators as shown in Figure 18-2 Similarly, the TX output can be modulated with the output of one of the timers before being passed off chip.



Figure 18-2. On-Chip Signal Conditioning Associated with SCI1 RX and TX Pins

Controls for the circuitry shown in Figure 18-2 are discussed in Section 5.7.14, "SIM Internal Peripheral Select Register (SIMIPS)."

## 18.1.5 Features

Features of SCI module include:

- Full-duplex, standard non-return-to-zero (NRZ) format
- Double-buffered transmitter and receiver with separate enables
- Programmable baud rates (13-bit modulo divider)

- Interrupt-driven or polled operation:
  - Transmit data register empty and transmission complete
  - Receive data register full
  - Receive overrun, parity error, framing error, and noise error
  - Idle receiver detect
  - Active edge on receive pin
  - Break detect supporting LIN
- Hardware parity generation and checking
- Programmable 8-bit or 9-bit character length
- Receiver wakeup by idle-line or address-mark
- Optional 13-bit break character generation / 11-bit break character detection
- Selectable transmitter output polarity

### 18.1.6 Modes of Operation

See Section 18.3, "Functional Description," for details concerning SCI operation in the following modes:

- 8- and 9-bit data modes
- Stop mode operation
- Loop mode
- Single-wire mode

## 18.1.7 Block Diagram

Figure 18-3 shows the transmitter portion of the SCI.



Figure 18-3. SCI Transmitter Block Diagram

Figure 18-4 shows the receiver portion of the SCI.



Figure 18-4. SCI Receiver Block Diagram

# 18.2 Register Definition

The SCI has eight 8-bit registers to control baud rate, select SCI options, report SCI status, and for transmit/receive data.

Refer to the direct-page register summary in the Memory chapter of the *MC9S08MM128 series Reference Manual* for the absolute address assignments for all SCI registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

# 18.2.1 SCI Baud Rate Registers (SCIxBDH, SCIxBDL)

This pair of registers controls the prescale divisor for SCI baud rate generation. To update the 13-bit baud rate setting [SBR12:SBR0], first write to SCIxBDH to buffer the high half of the new value and then write to SCIxBDL. The working value in SCIxBDH does not change until SCIxBDL is written.

SCIxBDL is reset to a non-zero value, so after reset the baud rate generator remains disabled until the first time the receiver or transmitter is enabled (RE or TE bits in SCIxC2 are written to 1).



### Figure 18-5. SCI Baud Rate Register (SCIxBDH)

| Table 18-3. SCIxBDH Fiel | d Descriptions |
|--------------------------|----------------|
|--------------------------|----------------|

| Field            | Description                                                                                                                                                                                                                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LBKDIE      | <ul> <li>LIN Break Detect Interrupt Enable (for LBKDIF)</li> <li>0 Hardware interrupts from LBKDIF disabled (use polling).</li> <li>1 Hardware interrupt requested when LBKDIF flag is 1.</li> </ul>                                                                                                                                                   |
| 6<br>RXEDGIE     | RxD Input Active Edge Interrupt Enable (for RXEDGIF)0Hardware interrupts from RXEDGIF disabled (use polling).1Hardware interrupt requested when RXEDGIF flag is 1.                                                                                                                                                                                     |
| 4:0<br>SBR[12:8] | <b>Baud Rate Modulo Divisor</b> — The 13 bits in SBR[12:0] are referred to collectively as BR, and they set the modulo divide rate for the SCI baud rate generator. When BR = 0, the SCI baud rate generator is disabled to reduce supply current. When BR = 1 to 8191, the SCI baud rate = BUSCLK/( $16 \times BR$ ). See also BR bits in Table 18-4. |



#### Figure 18-6. SCI Baud Rate Register (SCIxBDL)

Table 18-4. SCIxBDL Field Descriptions

| Field           | Description                                                                                                                                                                                                                                                                                                                                              |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>SBR[7:0] | <b>Baud Rate Modulo Divisor</b> — These 13 bits in SBR[12:0] are referred to collectively as BR, and they set the modulo divide rate for the SCI baud rate generator. When BR = 0, the SCI baud rate generator is disabled to reduce supply current. When BR = 1 to 8191, the SCI baud rate = BUSCLK/( $16 \times BR$ ). See also BR bits in Table 18-3. |

# 18.2.2 SCI Control Register 1 (SCIxC1)

This read/write register is used to control various optional features of the SCI system.

|        | 7     | 6       | 5    | 4 | 3    | 2   | 1  | 0  |
|--------|-------|---------|------|---|------|-----|----|----|
| R<br>W | LOOPS | SCISWAI | RSRC | Μ | WAKE | ILT | PE | PT |
| Reset  | 0     | 0       | 0    | 0 | 0    | 0   | 0  | 0  |

Figure 18-7. SCI Control Register 1 (SCIxC1)

### Table 18-5. SCIxC1 Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LOOPS   | <ul> <li>Loop Mode Select — Selects between loop back modes and nαrmal 2-pin full-duplex modes. When LOOPS = 1, the transmitter output is internally connected to the receiver input.</li> <li>0 Normal operation — RxD and TxD use separate pins.</li> <li>1 Loop mode or single-wire mode where transmitter outputs are internally connected to receiver input. (See RSRC bit that follows.) RxD pin is not used by SCI.</li> </ul>                                                    |
| 6<br>SCISWAI | <ul> <li>SCI Stops in Wait Mode</li> <li>SCI clocks continue to run in wait mode so the SCI can be the source of an interrupt that wakes up the CPU.</li> <li>SCI clocks freeze while CPU is in wait mode.</li> </ul>                                                                                                                                                                                                                                                                    |
| 5<br>RSRC    | <ul> <li>Receiver Source Select — This bit has no meaning or effect unless the LOOPS bit is set to 1. When LOOPS = 1, the receiver input is internally connected to the TxD pin and RSRC determines whether this connection is also connected to the transmitter output.</li> <li>Provided LOOPS = 1, RSRC = 0 selects internal loop back mode and the SCI does not use the RxD pins.</li> <li>Single-wire SCI mode where the TxD pin is connected to the transmitter output.</li> </ul> |
| 4<br>M       | <ul> <li>9-Bit or 8-Bit Mode Select</li> <li>0 Normal — start + 8 data bits (LSB first) + stop.</li> <li>1 Receiver and transmitter use 9-bit data characters<br/>start + 8 data bits (LSB first) + 9th data bit + stop.</li> </ul>                                                                                                                                                                                                                                                      |

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>WAKE | <ul> <li>Receiver Wakeup Method Select — Refer to Section 18.3.3.2, "Receiver Wakeup Operation" for more information.</li> <li>0 Idle-line wakeup.</li> <li>1 Address-mark wakeup.</li> </ul>                                                                                                                                                                                                                                     |
| 2<br>ILT  | Idle Line Type Select — Setting this bit to 1 ensures that the stop bit and logic 1 bits at the end of a character do not count toward the 10 or 11 bit times of logic high level needed by the idle line detection logic. Refer to Section 18.3.3.2.1, "Idle-Line Wakeup" for more information.         0       Idle character bit count starts after start bit.         1       Idle character bit count starts after stop bit. |
| 1<br>PE   | <ul> <li>Parity Enable — Enables hardware parity generation and checking. When parity is enabled, the most significant bit (MSB) of the data character (eighth or ninth data bit) is treated as the parity bit.</li> <li>0 No hardware parity generation or checking.</li> <li>1 Parity enabled.</li> </ul>                                                                                                                       |
| 0<br>PT   | <ul> <li>Parity Type — Provided parity is enabled (PE = 1), this bit selects even or odd parity. Odd parity means the total number of 1s in the data character, including the parity bit, is odd. Even parity means the total number of 1s in the data character, including the parity bit, is even.</li> <li>0 Even parity.</li> <li>1 Odd parity.</li> </ul>                                                                    |

# 18.2.3 SCI Control Register 2 (SCIxC2)

This register can be read or written at any time.



Figure 18-8. SCI Control Register 2 (SCIxC2)

#### Table 18-6. SCIxC2 Field Descriptions

| Field     | Description                                                                                                                                         |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TIE  | Transmit Interrupt Enable (for TDRE)0Hardware interrupts from TDRE disabled (use polling).1Hardware interrupt requested when TDRE flag is 1.        |
| 6<br>TCIE | Transmission Complete Interrupt Enable (for TC)0Hardware interrupts from TC disabled (use polling).1Hardware interrupt requested when TC flag is 1. |
| 5<br>RIE  | Receiver Interrupt Enable (for RDRF)0011Hardware interrupt requested when RDRF flag is 1.                                                           |
| 4<br>ILIE | Idle Line Interrupt Enable (for IDLE)00111Hardware interrupt requested when IDLE flag is 1.                                                         |
| Table 18-6. SCIxC2 Field Descri | ptions (Continued) |
|---------------------------------|--------------------|
|---------------------------------|--------------------|

| Field    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 3<br>TE  | Transmitter Enable0Transmitter off.1Transmitter on.TE must be 1 in order to use the SCI transmitter. When TE = 1, the SCI forces the TxD pin to act as an output<br>for the SCI system.When the SCI is configured for single-wire operation (LOOPS = RSRC = 1), TXDIR controls the direction of<br>traffic on the single SCI communication line (TxD pin).TE also can be used to queue an idle character by writing TE = 0 then TE = 1 while a transmission is in progress.Refer to Section 18.3.2.1, "Send Break and Queued Idle" for more details.When TE is written to 0, the transmitter keeps control of the port TxD pin until any data, queued idle, or queued<br>break character finishes transmitting before allowing the pin to revert to a general-purpose I/O pin. |  |  |  |  |
| 2<br>RE  | <ul> <li>Receiver Enable — When the SCI receiver is off, the RxD pin reverts to being a general-purpose port I/O pin. If LOOPS = 1 the RxD pin reverts to being a general-purpose I/O pin even if RE = 1.</li> <li>0 Receiver off.</li> <li>1 Receiver on.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 1<br>RWU | <ul> <li>Receiver Wakeup Control — This bit can be written to 1 to place the SCI receiver in a standby state where it waits for automatic hardware detection of a selected wakeup condition. The wakeup condition is either an idle line between messages (WAKE = 0, idle-line wakeup), or a logic 1 in the most significant data bit in a character (WAKE = 1, address-mark wakeup). Application software sets RWU and (normally) a selected hardware condition automatically clears RWU. Refer to Section 18.3.3.2, "Receiver Wakeup Operation" for more details.</li> <li>0 Normal SCI receiver operation.</li> <li>1 SCI receiver in standby waiting for wakeup condition.</li> </ul>                                                                                      |  |  |  |  |
| 0<br>SBK | <ul> <li>Send Break — Writing a 1 and then a 0 to SBK queues a break character in the transmit data stream. Additional break characters of 10 or 11 (13 or 14 if BRK13 = 1) bit times of logic 0 are queued as long as SBK = 1. Depending on the timing of the set and clear of SBK relative to the information currently being transmitted, a second break character may be queued before software clears SBK. Refer to Section 18.3.2.1, "Send Break and Queued Idle" for more details.</li> <li>0 Normal transmitter operation.</li> <li>1 Queue break character(s) to be sent.</li> </ul>                                                                                                                                                                                  |  |  |  |  |

# 18.2.4 SCI Status Register 1 (SCIxS1)

This register has eight read-only status flags. Writes have no effect. Special software sequences (which do not involve writing to this register) clear these status flags.



Figure 18-9. SCI Status Register 1 (SCIxS1)

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>TDRE | <ul> <li>Transmit Data Register Empty Flag — TDRE is set out of reset and when a transmit data value transfers from the transmit data buffer to the transmit shifter, leaving room for a new character in the buffer. To clear TDRE, reas SCIxS1 with TDRE = 1 and then write to the SCI data register (SCIxD).</li> <li>0 Transmit data register (buffer) full.</li> <li>1 Transmit data register (buffer) empty.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 6<br>TC   | <ul> <li>Transmission Complete Flag — TC is set out of reset and when TDRE = 1 and no data, preamble, or break character is being transmitted.</li> <li>0 Transmitter active (sending data, a preamble, or a break).</li> <li>1 Transmitter idle (transmission activity complete).</li> <li>TC is cleared automatically by reading SCIxS1 with TC = 1 and then doing one of the following three things:</li> <li>Write to the SCI data register (SCIxD) to transmit new data</li> <li>Queue a preamble by changing TE from 0 to 1</li> <li>Queue a break character by writing 1 to SBK in SCIxC2</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 5<br>RDRF | <ul> <li>Receive Data Register Full Flag — RDRF becomes set when a character transfers from the receive shifter into the receive data register (SCIxD). To clear RDRF, read SCIxS1 with RDRF = 1 and then read the SCI data register (SCIxD).</li> <li>0 Receive data register empty.</li> <li>1 Receive data register full.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 4<br>IDLE | Idle Line Flag — IDLE is set when the SCI receive line becomes idle for a full character time after a period of activity. When ILT = 0, the receiver starts counting idle bit times after the start bit. So if the receive character is all 1s, these bit times and the stop bit time count toward the full character time of logic high (10 or 11 bit times depending on the M control bit) needed for the receiver to detect an idle line. When ILT = 1, the receiver doesn start counting idle bit times until after the stop bit. So the stop bit and any logic high bit times at the end of the previous character do not count toward the full character time of logic high needed for the receiver to detect a idle line.         To clear IDLE, read SCIxS1 with IDLE = 1 and then read the SCI data register (SCIxD). After IDLE has been cleared, it cannot become set again until after a new character has been received and RDRF has been set. IDL will get set only once even if the receive line remains idle for an extended period.         0       No idle line detected.         1       Idle line was detected |  |  |  |  |  |
| 3<br>OR   | <ul> <li>Receiver Overrun Flag — OR is set when a new serial character is ready to be transferred to the receive data register (buffer), but the previously received character has not been read from SCIxD yet. In this case, the new character (and all associated error information) is lost because there is no room to move it into SCIxD. To clear OR, read SCIxS1 with OR = 1 and then read the SCI data register (SCIxD).</li> <li>0 No overrun.</li> <li>1 Receive overrun (new SCI data lost).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 2<br>NF   | <ul> <li>Noise Flag — The advanced sampling technique used in the receiver takes seven samples during the start bit and three samples in each data bit and the stop bit. If any of these samples disagrees with the rest of the samples within any bit time in the frame, the flag NF is set at the same time as the RDRF flag is set for the character. To clear NF, read SCIxS1 and then read the SCI data register (SCIxD).</li> <li>0 No noise detected.</li> <li>1 Noise detected in the received character in SCIxD.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |

### Table 18-7. SCIxS1 Field Descriptions

| Field   | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>FE | <ul> <li>Framing Error Flag — FE is set at the same time as RDRF when the receiver detects a logic 0 where the stop bit was expected. This suggests the receiver was not properly aligned to a character frame. To clear FE, read SCIxS1 with FE = 1 and then read the SCI data register (SCIxD).</li> <li>0 No framing error detected. This does not guarantee the framing is correct.</li> <li>1 Framing error.</li> </ul> |
| 0<br>PF | <ul> <li>Parity Error Flag — PF is set at the same time as RDRF when parity is enabled (PE = 1) and the parity bit in the received character does not agree with the expected parity value. To clear PF, read SCIxS1 and then read the SCI data register (SCIxD).</li> <li>0 No parity error.</li> <li>1 Parity error.</li> </ul>                                                                                            |

# 18.2.5 SCI Status Register 2 (SCIxS2)

This register contains one read-only status flag.



### Figure 18-10. SCI Status Register 2 (SCIxS2)

### Table 18-8. SCIxS2 Field Descriptions

| Field                   | Description                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7<br>LBKDIF             | <ul> <li>LIN Break Detect Interrupt Flag — LBKDIF isset when the LIN break detect circuitry is enabled and a LIN break character is detected. LBKDIF is cleared by writing a "1" to it.</li> <li>0 No LIN break character has been detected.</li> <li>1 LIN break character has been detected.</li> </ul>                                                                    |  |  |  |
| 6<br>RXEDGIF            | <ul> <li>RxD Pin Active Edge Interrupt Flag — RXEDGIF is set when an active edge (falling if RXINV = 0, rising if RXINV=1) on the RxD pin occurs. RXEDGIF is cleared by writing a "1" to it.</li> <li>0 No active edge on the receive pin has occurred.</li> <li>1 An active edge on the receive pin has occurred.</li> </ul>                                                |  |  |  |
| 4<br>RXINV <sup>1</sup> | <ul> <li>Receive Data Inversion — Setting this bit reverses the polarity of the received data input.</li> <li>0 Receive data not inverted</li> <li>1 Receive data inverted</li> </ul>                                                                                                                                                                                        |  |  |  |
| 3<br>RWUID              | <ul> <li>Receive Wake Up Idle Detect— RWUID controls whether the idle character that wakes up the receiver sets the IDLE bit.</li> <li>0 During receive standby state (RWU = 1), the IDLE bit does not get set upon detection of an idle character.</li> <li>1 During receive standby state (RWU = 1), the IDLE bit gets set upon detection of an idle character.</li> </ul> |  |  |  |
| 2<br>BRK13              | <ul> <li>Break Character Generation Length — BRK13 selects a longer transmitted break character length. The state of this bit does not affect the detection of a framing error.</li> <li>0 Break character is transmitted with length of 10 bit times (11 if M = 1)</li> <li>1 Break character is transmitted with length of 13 bit times (14 if M = 1)</li> </ul>           |  |  |  |

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1<br>LBKDE | <ul> <li>LIN Break Detection Enable— LBKDE selects a longer break character detection length. While LBKDE is set, framing error (FE) and receive data register full (RDRF) flags are prevented from setting.</li> <li>0 Break character is detected at length of 10 bit times (11 if M = 1).</li> <li>1 Break character is detected at length of 11 bit times (12 if M = 1).</li> </ul>                                                     |  |  |  |  |
| 0<br>RAF   | <ul> <li>Receiver Active Flag — RAF is set when the SCI receiver detects the beginning of a valid start bit, and RAF is cleared automatically when the receiver detects an idle line. This status flag can be used to check whether an SCI character is being received before instructing the MCU to go to stop mode.</li> <li>0 SCI receiver idle waiting for a start bit.</li> <li>1 SCI receiver active (RxD input not idle).</li> </ul> |  |  |  |  |

### Table 18-8. SCIxS2 Field Descriptions (Continued)

<sup>1</sup> Setting RXINV inverts the RxD input for all cases: data bits, start and stop bits, break, and idle.

When using an internal oscillator in a LIN system, it is necessary to raise the break detection threshold by one bit time. Under the worst case timing conditions allowed in LIN, it is possible that a 0x00 data character can appear to be 10.26 bit times long at a slave running 14% faster than the master. This would trigger normal break detection circuitry designed to detect a 10 bit break symbol. When the LBKDE bit is set, framing errors are inhibited and the break detection threshold changes from 10 bits to 11 bits, preventing false detection of a 0x00 data character as a LIN break symbol.

# 18.2.6 SCI Control Register 3 (SCIxC3)



## Figure 18-11. SCI Control Register 3 (SCIxC3)

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7<br>R8    | <b>Ninth Data Bit for Receiver</b> — When the SCI is configured for 9-bit data ( $M = 1$ ), R8 can be thought of as a ninth receive data bit to the left of the MSB of the buffered data in the SCIxD register. When reading 9-bit data, read R8 before reading SCIxD because reading SCIxD completes automatic flag clearing sequences which could allow R8 and SCIxD to be overwritten with new data.                                                                                                                                                                               |  |  |  |  |
| 6<br>T8    | <b>Ninth Data Bit for Transmitter</b> — When the SCI is configured for 9-bit data (M = 1), T8 may be thought of as a ninth transmit data bit to the left of the MSB of the data in the SCIxD register. When writing 9-bit data, the entire 9-bit value is transferred to the SCI shift register after SCIxD is written so T8 should be written (if it needs to change from its previous value) before SCIxD is written. If T8 does not need to change in the new value (such as when it is used to generate mark or space parity), it need not be written each time SCIxD is written. |  |  |  |  |
| 5<br>TXDIR | <ul> <li>TxD Pin Direction in Single-Wire Mode — When the SCI is configured for single-wire half-duplex operation (LOOPS = RSRC = 1), this bit determines the direction of data at the TxD pin.</li> <li>TxD pin is an input in single-wire mode.</li> <li>TxD pin is an output in single-wire mode.</li> </ul>                                                                                                                                                                                                                                                                       |  |  |  |  |

| Field                   | Description                                                                                                                                                                                                                                      |  |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4<br>TXINV <sup>1</sup> | <ul> <li>Transmit Data Inversion — Setting this bit reverses the polarity of the transmitted data output.</li> <li>0 Transmit data not inverted</li> <li>1 Transmit data inverted</li> </ul>                                                     |  |  |  |
| 3<br>ORIE               | <ul> <li>Overrun Interrupt Enable — This bit enables the overrun flag (OR) to generate hardware interrupt requests.</li> <li>0 OR interrupts disabled (use polling).</li> <li>1 Hardware interrupt requested when OR = 1.</li> </ul>             |  |  |  |
| 2<br>NEIE               | <ul> <li>Noise Error Interrupt Enable — This bit enables the noise flag (NF) to generate hardware interrupt requests.</li> <li>0 NF interrupts disabled (use polling).</li> <li>1 Hardware interrupt requested when NF = 1.</li> </ul>           |  |  |  |
| 1<br>FEIE               | <ul> <li>Framing Error Interrupt Enable — This bit enables the framing error flag (FE) to generate hardware interrupt requests.</li> <li>0 FE interrupts disabled (use polling).</li> <li>1 Hardware interrupt requested when FE = 1.</li> </ul> |  |  |  |
| 0<br>PEIE               | <ul> <li>Parity Error Interrupt Enable — This bit enables the parity error flag (PF) to generate hardware interrupt requests.</li> <li>0 PF interrupts disabled (use polling).</li> <li>1 Hardware interrupt requested when PF = 1.</li> </ul>   |  |  |  |

### Table 18-9. SCIxC3 Field Descriptions (Continued)

<sup>1</sup> Setting TXINV inverts the TxD output for all cases: data bits, start and stop bits, break, and idle.

# 18.2.7 SCI Data Register (SCIxD)

This register is actually two separate registers. Reads return the contents of the read-only receive data buffer and writes go to the write-only transmit data buffer. Reads and writes of this register are also involved in the automatic flag clearing mechanisms for the SCI status flags.

|       | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------|----|----|----|----|----|----|----|----|
| R     | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
| w     | Τ7 | Т6 | T5 | T4 | Т3 | T2 | T1 | T0 |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Figure 18-12. SCI Data Register (SCIxD)

# 18.3 Functional Description

The SCI allows full-duplex, asynchronous, NRZ serial communication among the MCU and remote devices, including other MCUs. The SCI comprises a baud rate generator, transmitter, and receiver block. The transmitter and receiver operate independently, although they use the same baud rate generator. During normal operation, the MCU monitors the status of the SCI, writes the data to be transmitted, and processes received data. The following describes each of the blocks of the SCI.

## 18.3.1 Baud Rate Generation

As shown in Figure 18-13, the clock source for the SCI baud rate generator is the bus-rate clock.

Chapter 18. Serial Communications Interface (S08SCIV4)



Figure 18-13. SCI Baud Rate Generation

SCI communications require the transmitter and receiver (which typically derive baud rates from independent clock sources) to use the same baud rate. Allowed tolerance on this baud frequency depends on the details of how the receiver synchronizes to the leading edge of the start bit and how bit sampling is performed.

The MCU resynchronizes to bit boundaries on every high-to-low transition. In the worst case, there are no such transitions in the full 10- or 11-bit time character frame so any mismatch in baud rate is accumulated for the whole character time. For a SCI system whose bus frequency is driven by a crystal, the allowed baud rate mismatch is about  $\pm 4.5$  % for 8-bit data format and about  $\pm 4$  % for 9-bit data format. Although baud rate modulo divider settings do not always produce baud rates that exactly match standard rates, it is normally possible to get within a few percent, which is acceptable for reliable communications.

# 18.3.2 Transmitter Functional Description

This section describes the overall block diagram for the SCI transmitter, as well as specialized functions for sending break and idle characters. The transmitter block diagram is shown in Figure 18-3.

The transmitter output (TxD) idle state defaults to logic high (TXINV = 0 following reset). The transmitter output is inverted by setting TXINV = 1. The transmitter is enabled by setting the TE bit in SCIxC2. This queues a preamble character that is one full character frame of the idle state. The transmitter then remains idle until data is available in the transmit data buffer. Programs store data into the transmit data buffer by writing to the SCI data register (SCIxD).

The central element of the SCI transmitter is the transmit shift register that is 10 or 11 bits long depending on the setting in the M control bit. For the remainder of this section, assume M = 0, selecting the normal 8-bit data mode. In 8-bit data mode, the shift register holds a start bit, eight data bits, and a stop bit. When the transmit shift register is available for a new SCI character, the value waiting in the transmit data register is transferred to the shift register (synchronized with the baud rate clock) and the transmit data register empty (TDRE) status flag is set to indicate another character can be written to the transmit data buffer at SCIxD.

If no new character is waiting in the transmit data buffer after a stop bit is shifted out the TxD pin, the transmitter sets the transmit complete flag and enters an idle mode, with TxD high, waiting for more characters to transmit.

Writing 0 to TE does not immediately release the pin to be a general-purpose I/O pin. Any transmit activity in progress must first be completed. This includes data characters in progress, queued idle characters, and queued break characters.

# 18.3.2.1 Send Break and Queued Idle

The SBK control bit in SCIxC2 sends break characters originally used to gain the attention of old teletype receivers. Break characters are a full character time of logic 0 (10 bit times including the start and stop bits). A longer break of 13 bit times can be enabled by setting BRK13 = 1. Normally, a program would wait for TDRE to become set to indicate the last character of a message has moved to the transmit shifter, then write 1 and then write 0 to the SBK bit. This action queues a break character to be sent as soon as the shifter is available. If SBK remains 1 when the queued break moves into the shifter (synchronized to the baud rate clock), an additional break character is queued. If the receiving device is another Freescale Semiconductor SCI, the break characters are received as 0s in all eight data bits and a framing error (FE = 1) occurs.

When idle-line wakeup is used, a full character time of idle (logic 1) is needed between messages to wake up any sleeping receivers. Normally, a program would wait for TDRE to become set to indicate the last character of a message has moved to the transmit shifter, then write 0 and then write 1 to the TE bit. This action queues an idle character to be sent as soon as the shifter is available. As long as the character in the shifter does not finish while TE = 0, the SCI transmitter never actually releases control of the TxD pin. If there is a possibility of the shifter finishing while TE = 0, set the general-purpose I/O controls so the pin shared with TxD is an output driving a logic 1. This ensures that the TxD line looks like a normal idle line even if the SCI loses control of the port pin between writing 0 and then 1 to TE.

The length of the break character is affected by the BRK13 and M bits as shown below.

| BRK13 | М | Break Character Length |
|-------|---|------------------------|
| 0     | 0 | 10 bit times           |
| 0     | 1 | 11 bit times           |
| 1     | 0 | 13 bit times           |
| 1     | 1 | 14 bit times           |

Table 18-10. Break Character Length

# 18.3.3 Receiver Functional Description

In this section, the receiver block diagram (Figure 18-4) is a guide for the overall receiver functional description. Next, the data sampling technique used to reconstruct receiver data is described in more detail. Finally, two variations of the receiver wakeup function are explained.

Set RXINV = 1 to invert the receiver input. Set the RE bit in SCIxC2 to enable the receiver. Character frames consist of a start bit of logic 0, eight (or nine) data bits (LSB first), and a stop bit of logic 1. For information about 9-bit data mode, refer to Section •, "8- and 9-bit data modes." For the remainder of this discussion, assume the SCI is configured for normal 8-bit data mode.

After receiving the stop bit into the receive shifter, and provided the receive data register is not already full, the data character is transferred to the receive data register and the receive data register full (RDRF) status flag is set. If RDRF was already set indicating the receive data register (buffer) was already full, the overrun (OR) status flag is set and the new data is lost. Because the SCI receiver is double-buffered, the program has one full character time after RDRF is set before the data in the receive data buffer must be read to avoid a receiver overrun.

When a program detects that the receive data register is full (RDRF = 1), it reads SCIxD to get the data from the receive data register. The RDRF flag is cleared automatically when the program that handles receive data issues a 2-step sequence. Refer to Section 18.3.4, "Interrupts and Status Flags" for more details about flag clearing.

## 18.3.3.1 Data Sampling Technique

The SCI receiver uses a 16× baud rate clock for sampling. To search for a falling edge on the RxD serial data input pin, the receiver starts taking logic level samples at 16 times the baud rate. A falling edge is defined as a logic 0 sample after three consecutive logic 1 samples. The 16× baud rate clock divides the bit time into 16 segments labeled RT1 through RT16. When a falling edge is located, three more samples are taken at RT3, RT5, and RT7 to make sure this was a real start bit and not merely noise. If at least two of these three samples are 0, the receiver assumes it is synchronized to a receive character.

The receiver then samples each bit time, including the start and stop bits, at RT8, RT9, and RT10 to determine the logic level for that bit. The logic level is interpreted to be that of the majority of the samples taken during the bit time. In the case of the start bit, the bit is assumed to be 0 if at least two of the samples at RT3, RT5, and RT7 are 0 even if one or all of the samples taken at RT8, RT9, and RT10 are 1s. If any sample in any bit time (including the start and stop bits) in a character frame fails to agree with the logic level for that bit, the noise flag (NF) is set when the received character is transferred to the receive data buffer.

The falling edge detection logic continuously looks for falling edges. If an edge is detected, the sample clock is resynchronized to bit times. This improves the reliability of the receiver in the presence of noise or mismatched baud rates. It does not improve worst case analysis because some characters do not have any extra falling edges anywhere in the character frame.

In the case of a framing error, provided the received character was not a break character, the sampling logic that searches for a falling edge is filled with three logic 1 samples so that a new start bit can be detected almost immediately.

In the case of a framing error, the receiver is inhibited from receiving any new characters until the framing error flag is cleared. The receive shift register continues to function, but a complete character cannot transfer to the receive data buffer if FE remains set.

## 18.3.3.2 Receiver Wakeup Operation

Receiver wakeup is a hardware mechanism that allows an SCI receiver to ignore the characters in a message intended for a different SCI receiver. In such a system, all receivers evaluate the first character(s) of each message, and as soon as they determine the message is intended for a different receiver, they write logic 1 to the receiver wake up (RWU) control bit in SCIxC2. When RWU bit is set, the status flags associated with the receiver (with the exception of the idle bit, IDLE, when RWUID bit is set) are inhibited from setting. This eliminates the need for software overhead to handle unimportant message characters. At the end of a message, or at the beginning of the next message, all receivers automatically force RWU to 0 so all receivers wake up in time to look at the first character(s) of the next message.

## 18.3.3.2.1 Idle-Line Wakeup

When WAKE = 0, the receiver is configured for idle-line wakeup. In this mode, RWU is cleared automatically when the receiver detects a full character time of the idle-line level. The M control bit selects 8-bit or 9-bit data mode that determines how many bit times of idle are needed to constitute a full character time (10 or 11 bit times because of the start and stop bits).

When RWU is one and RWUID is zero, the idle condition that wakes up the receiver does not set the IDLE flag. The receiver wakes up and waits for the first data character of the next message which sets the RDRF flag and generate an interrupt if enabled. When RWUID is one, any idle condition sets the IDLE flag and generates an interrupt if enabled, regardless of whether RWU is zero or one.

The idle-line type (ILT) control bit selects one of two ways to detect an idle line. When ILT = 0, the idle bit counter starts after the start bit so the stop bit and any logic 1s at the end of a character count toward the full character time of idle. When ILT = 1, the idle bit counter does not start until after a stop bit time, so the idle detection is not affected by the data in the last character of the previous message.

## 18.3.3.2.2 Address-Mark Wakeup

When WAKE = 1, the receiver is configured for address-mark wakeup. In this mode, RWU is cleared automatically when the receiver detects a logic 1 in the most significant bit of a received character (eighth bit in M = 0 mode and ninth bit in M = 1 mode).

Address-mark wakeup allows messages to contain idle characters, but requires the MSB be reserved for use in address frames. The logic 1 MSB of an address frame clears the RWU bit before the stop bit is received and sets the RDRF flag. In this case, the character with the MSB set is received even though the receiver was sleeping during most of this character time.

## 18.3.4 Interrupts and Status Flags

The SCI system has three separate interrupt vectors to reduce the amount of software needed to isolate the cause of the interrupt. One interrupt vector is associated with the transmitter for TDRE and TC events. Another interrupt vector is associated with the receiver for RDRF, IDLE, RXEDGIF and LBKDIF events. A third vector is used for OR, NF, FE, and PF error conditions. Local interrupt enable masks can separately mask each of these ten interrupt sources. Software can still poll the flags when the local masks are cleared to disable generation of hardware interrupt requests.

The SCI transmitter has two status flags that can generate hardware interrupt requests. Transmit data register empty (TDRE) indicates available room in the transmit data buffer to write another transmit character to SCIxD. If the transmit interrupt enable (TIE) bit is set, a hardware interrupt is requested when TDRE = 1. Transmit complete (TC) indicates that the transmitter is finished transmitting all data, preamble, and break characters and is idle with TxD at the inactive level. This flag is often used in systems with modems to determine when it is safe to turn off the modem. If the transmit complete interrupt enable (TCIE) bit is set, a hardware interrupt enable (TCIE) bit is set, a hardware interrupt will be requested whenever TC = 1. Instead of hardware interrupts, software polling may be used to monitor the TDRE and TC status flags if the corresponding TIE or TCIE local interrupt masks are 0s.

#### Chapter 18. Serial Communications Interface (S08SCIV4)

When a program detects that the receive data register is full (RDRF = 1), it gets the data from the receive data register by reading SCIxD. The RDRF flag is cleared by reading SCIxS1 while RDRF = 1 and then reading SCIxD.

When polling is used, this sequence is naturally satisfied in the normal course of the user program. If hardware interrupts are used, SCIxS1 must be read in the interrupt service routine (ISR). Normally, this is done in the ISR anyway to check for receive errors, so the sequence is automatically satisfied.

The IDLE status flag includes logic that prevents it from getting set repeatedly when the RxD line remains idle for an extended period of time. IDLE is cleared by reading SCIxS1 while IDLE = 1 and then reading SCIxD. After IDLE has been cleared, it cannot become set again until the receiver has received at least one new character and has set RDRF.

If the associated error was detected in the received character that caused RDRF to be set, the error flags — noise flag (NF), framing error (FE), and parity error flag (PF) — are set at the same time as RDRF. These flags are not set in overrun cases.

If RDRF was already set when a new character is ready to be transferred from the receive shifter to the receive data buffer, the overrun (OR) flag is set instead of the data along with any associated NF, FE, or PF condition is lost.

At any time, an active edge on the RxD serial data input pin causes the RXEDGIF flag to set. The RXEDGIF flag is cleared by writing a "1" to it. This function does depend on the receiver being enabled (RE = 1).

## 18.3.5 Additional SCI Functions

The following sections describe additional SCI functions.

## 18.3.5.1 8- and 9-Bit Data Modes

The SCI system (transmitter and receiver) can be configured to operate in 9-bit data mode by setting the M control bit in SCIxC1. In 9-bit mode, there is a ninth data bit to the left of the MSB of the SCI data register. For the transmit data buffer, this bit is stored in T8 in SCIxC3. For the receiver, the ninth bit is held in R8 in SCIxC3.

For coherent writes to the transmit data buffer, write to the T8 bit before writing to SCIxD.

If the bit value to be transmitted as the ninth bit of a new character is the same as for the previous character, it is not necessary to write to T8 again. When data is transferred from the transmit data buffer to the transmit shifter, the value in T8 is copied at the same time data is transferred from SCIxD to the shifter.

Typically, use the 9-bit data mode in conjunction with parity to allow eight bits of data plus the parity in the ninth bit. Or use it with address-mark wakeup so the ninth data bit can serve as the wakeup bit. In custom protocols, the ninth bit can also serve as a software-controlled marker.

# 18.3.5.2 Stop Mode Operation

During all stop modes, clocks to the SCI module are halted.

In stop2 modes, all SCI register data is lost and must be re-initialized upon recovery from these two stop modes. No SCI module registers are affected in stop3 mode.

The receive input active edge detect circuit remains active in stop3 mode, but not in stop2. An active edge on the receive input brings the CPU out of stop3 mode if the interrupt is not masked (RXEDGIE = 1).

Note, because the clocks are halted, the SCI module resumes operation upon exit from stop (only in stop3 mode). Software should ensure stop mode is not entered while there is a character being transmitted out of or received into the SCI module.

## 18.3.5.3 Loop Mode

When LOOPS = 1, the RSRC bit in the same register chooses between loop mode (RSRC = 0) or single-wire mode (RSRC = 1). Loop mode is sometimes used to check software, independent of connections in the external system, to help isolate system problems. In this mode, the transmitter output is internally connected to the receiver input and the RxD pin is not used by the SCI, so it reverts to a general-purpose port I/O pin.

## 18.3.5.4 Single-Wire Operation

When LOOPS = 1, the RSRC bit in the same register chooses between loop mode (RSRC = 0) or single-wire mode (RSRC = 1). Single-wire mode is used to implement a half-duplex serial connection. The receiver is internally connected to the transmitter output and to the TxD pin. The RxD pin is not used and reverts to a general-purpose port I/O pin.

In single-wire mode, the TXDIR bit in SCIxC3 controls the direction of serial data on the TxD pin. When TXDIR = 0, the TxD pin is an input to the SCI receiver and the transmitter is temporarily disconnected from the TxD pin so an external device can send serial data to the receiver. When TXDIR = 1, the TxD pin is an output driven by the transmitter. In single-wire mode, the internal loop back connection from the transmitter to the receiver causes the receiver to receive characters that are sent out by the transmitter.

#### Chapter 18. Serial Communications Interface (S08SCIV4)

# Chapter 19 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

# 19.1 Introduction

The SPI1 in MC9S08MM128 series MCUs is a 16-bit serial peripheral interface (SPI) module with FIFO.

## NOTE

There are two SPI modules on this device. Replace SPIx with the appropriate peripheral designation (SPI1 or SPI2), depending upon your use:

- SPI1 for the 16-bit SPI with FIFO module.
- SPI2 for the 8-bit SPI module.

## 19.1.1 SPI1 Clock Gating

The bus clock to the SPI1 can be gated on and off using the SPI1 bit in SCGC2. These bits are set after any reset, which enables the bus clock to this module. To conserve power, these bits can be cleared to disable the clock to this module when not in use. See Section 5.7.9, "System Clock Gating Control 2 Register (SCGC2)," for details.



# 19.1.2 Features

The SPI includes these distinctive features:

- Master mode or slave mode operation
- Full-duplex or single-wire bidirectional mode
- Programmable transmit bit rate
- Double-buffered transmit and receive data register
- Serial clock phase and polarity options
- Slave select output
- Mode fault error flag with CPU interrupt capability
- Control of SPI operation during wait mode
- Selectable MSB-first or LSB-first shifting
- Programmable 8- or 16-bit data transmission length
- Receive data buffer hardware match feature
- 64-bit FIFO mode for high speed/large amounts of data transfers.

## 19.1.3 Modes of Operation

The SPI functions in three modes, run, wait, and stop.

• Run Mode

This is the basic mode of operation.

• Wait Mode

SPI operation in wait mode is a configurable low-power mode, controlled by the SPISWAI bit located in the SPIxC2 register. In wait mode, if the SPISWAI bit is clear, the SPI operates like in Run Mode. If the SPISWAI bit is set, the SPI goes into a power conservative state, with the SPI clock generation turned off. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into Run Mode. If the SPI is configured as a slave, reception and transmission of a byte continues, so that the slave stays synchronized to the master.

• Stop Mode

The SPI is inactive in stop3/stop4 mode for reduced power consumption. If the SPI is configured as a master, any transmission in progress stops, but is resumed after the CPU goes into Run Mode. If the SPI is configured as a slave, reception and transmission of a data continues, so that the slave stays synchronized to the master.

The SPI is completely disabled in all other stop modes. When the CPU wakes from these stop modes, all SPI register content will be reset.

This is a high level description only, detailed descriptions of operating modes are contained in section Section 19.4.10, "Low-power Mode Options."

Chapter 19. 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

# 19.1.4 Block Diagrams

This section includes block diagrams showing SPI system connections, the internal organization of the SPI module, and the SPI clock dividers that control the master mode bit rate.

## 19.1.4.1 SPI System Block Diagram

Figure 19-2 shows the SPI modules of two MCUs connected in a master-slave arrangement. The master device initiates all SPI data transfers. During a transfer, the master shifts data out (on the MOSI pin) to the slave while simultaneously shifting data in (on the MISO pin) from the slave. The transfer effectively exchanges the data that was in the SPI shift registers of the two SPI systems. The SPSCK signal is a clock output from the master and an input to the slave. The slave device must be selected by a low level on the slave select input ( $\overline{SS}$  pin). In this system, the master device has configured its  $\overline{SS}$  pin as an optional slave select output.



Figure 19-2. SPI System Connections

## 19.1.4.2 SPI Module Block Diagram

Figure 19-3 is a block diagram of the SPI module. The central element of the SPI is the SPI shift register. Data is written to the double-buffered transmitter (write to SPIxDH:SPIxDL) and gets transferred to the SPI shift register at the start of a data transfer. After shifting in 8 or 16 bits (as determined by SPIMODE bit) of data, the data is transferred into the double-buffered receiver where it can be read (read from SPIxDH:SPIxDL). Pin multiplexing logic controls connections between MCU pins and the SPI module.

Additionally there is an 8-byte receive FIFO and an 8-byte transmit FIFO that once enabled provide features to allow less CPU interrupts to occur when transmitting/receiving high volume/high speed data. When FIFO mode is enabled, the SPI can still function in either 8-bit or 16-bit mode (as per **SPIMODE** bit) and 3 additional flags help monitor the FIFO status and two of these flags can provide CPU interrupts.

When the SPI is configured as a master, the clock output is routed to the SPSCK pin, the shifter output is routed to MOSI, and the shifter input is routed from the MISO pin.

When the SPI is configured as a slave, the SPSCK pin is routed to the clock input of the SPI, the shifter output is routed to MISO, and the shifter input is routed from the MOSI pin.

In the external SPI system, simply connect all SPSCK pins to each other, all MISO pins together, and all MOSI pins together. Peripheral devices often use slightly different names for these pins.



Figure 19-3. SPI Module Block Diagram

# **19.2 External Signal Description**

The SPI optionally shares four port pins. The function of these pins depends on the settings of SPI control bits. When the SPI is disabled (SPE = 0), these four pins revert to being general-purpose port I/O pins that are not controlled by the SPI.

# 19.2.1 SPSCK — SPI Serial Clock

When the SPI is enabled as a slave, this pin is the serial clock input. When the SPI is enabled as a master, this pin is the serial clock output.

# 19.2.2 MOSI — Master Data Out, Slave Data In

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data output. When the SPI is enabled as a slave and SPC0 = 0, this pin is the serial data input. If SPC0 = 1 to select single-wire bidirectional mode, and master mode is selected, this pin becomes the bidirectional data I/O pin (MOMI). Also, the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE = 0) or an output (BIDIROE = 1). If SPC0 = 1 and slave mode is selected, this pin is not used by the SPI and reverts to being a general-purpose port I/O pin.

# 19.2.3 MISO — Master Data In, Slave Data Out

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data input. When the SPI is enabled as a slave and SPC0 = 0, this pin is the serial data output. If SPC0 = 1 to select single-wire bidirectional mode, and slave mode is selected, this pin becomes the bidirectional data I/O pin (SISO) and the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE = 0) or an output (BIDIROE = 1). If SPC0 = 1 and master mode is selected, this pin is not used by the SPI and reverts to being a general-purpose port I/O pin.

# 19.2.4 SS — Slave Select

When the SPI is enabled as a slave, this pin is the low-true slave select input. When the SPI is enabled as a master and mode fault enable is off (MODFEN = 0), this pin is not used by the SPI and reverts to being a general-purpose port I/O pin. When the SPI is enabled as a master and MODFEN = 1, the slave select output enable bit determines whether this pin acts as the mode fault input (SSOE = 0) or as the slave select output (SSOE = 1).

# 19.3 Register Definition

The SPI has above 8-bit registers to select SPI options, control baud rate, report SPI status, hold an SPI data match value, and for transmit/receive data.

Refer to the direct-page register summary in the Memory chapter of this data sheet for the absolute address assignments for all SPI registers. This section refers to registers and control bits only by their names, and a Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

# 19.3.1 SPI Control Register 1 (SPIxC1)

This read/write register includes the SPI enable control, interrupt enables, and configuration options.



Figure 19-4. SPI Control Register 1 (SPIxC1)

| Table 19-1. | SPIxC1 | Field | Descriptions |
|-------------|--------|-------|--------------|
|-------------|--------|-------|--------------|

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>SPIE  | FIFOMODE=0<br>SPI Interrupt Enable (for SPRF and MODF) — This is the interrupt enable for SPI receive buffer full (SPRF) and mode fault (MODF) events.<br>0 Interrupts from SPRF and MODF inhibited (use polling)<br>1 When SPRF or MODF is 1, request a hardware interrupt                                                                                                                                                                                                        |
|            | FIFOMODE=1<br>SPI Read FIFO Full Interrupt Enable — This bit when set enables the SPI to interrupt the CPU when the<br>Receive FIFO is full. An interrupt will occur when SPRF flag is set or MODF is set.<br>0 Read FIFO Full Interrupts are disabled<br>1 Read FIFO Full Interrupts are enabled                                                                                                                                                                                  |
| 6<br>SPE   | <ul> <li>SPI System Enable — This bit enables the SPI system and dedicates the SPI port pins to SPI system functions.</li> <li>If SPE is cleared, SPI is disabled and forced into idle state, and all status bits in the SPIxS register are reset.</li> <li>SPI system inactive</li> <li>SPI system enabled</li> </ul>                                                                                                                                                             |
| 5<br>SPTIE | SPI Transmit Interrupt Enable —<br>FIFOMODE=0<br>This is the interrupt enable bit for SPI transmit buffer empty (SPTEF). An interrupt occurs when the SPI transmit<br>buffer is empty (SPTEF is set)                                                                                                                                                                                                                                                                               |
|            | <b>FIFOMODE=1</b><br>This is the interrupt enable bit for SPI transmit FIFO empty (SPTEF). An interrupt occurs when the SPI transmit FIFO is empty (SPTEF is set)                                                                                                                                                                                                                                                                                                                  |
|            | <ol> <li>Interrupts from SPTEF inhibited (use polling)</li> <li>When SPTEF is 1, hardware interrupt requested</li> </ol>                                                                                                                                                                                                                                                                                                                                                           |
| 4<br>MSTR  | Master/Slave Mode Select — This bit selects master or slave mode operation.0 SPI module configured as a slave SPI device1 SPI module configured as a master SPI device                                                                                                                                                                                                                                                                                                             |
| 3<br>CPOL  | <ul> <li>Clock Polarity — This bit selects an inverted or non-inverted SPI clock. To transmit data between SPI modules, the SPI modules must have identical CPOL values.</li> <li>This bit effectively places an inverter in series with the clock signal from a master SPI or to a slave SPI device.</li> <li>Refer to Section 19.4.6, "SPI Clock Formats" for more details.</li> <li>0 Active-high SPI clock (idles low)</li> <li>1 Active-low SPI clock (idles high)</li> </ul> |

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2<br>CPHA  | <ul> <li>Clock Phase — This bit selects one of two clock formats for different kinds of synchronous serial peripheral devices. Refer to Section 19.4.6, "SPI Clock Formats" for more details.</li> <li>0 First edge on SPSCK occurs at the middle of the first cycle of a data transfer</li> <li>1 First edge on SPSCK occurs at the start of the first cycle of a data transfer</li> </ul> |
| 1<br>SSOE  | <b>Slave Select Output Enable</b> — This bit is used in combination with the mode fault enable (MODFEN) bit in SPIxC2 and the master/slave (MSTR) control bit to determine the function of the SS pin as shown in Table 19-2.                                                                                                                                                               |
| 0<br>LSBFE | <ul> <li>LSB First (Shifter Direction) — This bit does not affect the position of the MSB and LSB in the data register.</li> <li>Reads and writes of the data register always have the MSB in bit 7 (or bit 15 in 16-bit mode).</li> <li>O SPI serial data transfers start with most significant bit</li> <li>1 SPI serial data transfers start with least significant bit</li> </ul>       |

### Table 19-1. SPIxC1 Field Descriptions (Continued)

## Table 19-2. SS Pin Function

| MODFEN | SSOE | Master Mode                   | Slave Mode         |
|--------|------|-------------------------------|--------------------|
| 0      | 0    | General-purpose I/O (not SPI) | Slave select input |
| 0      | 1    | General-purpose I/O (not SPI) | Slave select input |
| 1      | 0    | SS input for mode fault       | Slave select input |
| 1      | 1    | Automatic SS output           | Slave select input |

## 19.3.2 SPI Control Register 2 (SPIxC2)

This read/write register is used to control optional features of the SPI system. Bits 5 and 2 are not implemented and always read 0.



Figure 19-5. SPI Control Register 2 (SPIxC2)

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>SPMIE   | <ul> <li>SPI Match Interrupt Enable — This is the interrupt enable for the SPI receive data buffer hardware match (SPMF) function.</li> <li>Interrupts from SPMF inhibited (use polling).</li> <li>When SPMF = 1, requests a hardware interrupt.</li> </ul>                                                                                                                                                                                                                                                                                                  |
| 6<br>SPIMODE | <ul> <li>SPI 8- or 16-bit Mode — This bit allows the user to select either an 8-bit or 16-bit SPI data transmission length.</li> <li>In master mode, a change of this bit will abort a transmission in progress, force the SPI system into idle state, and reset all status bits in the SPIxS register. Refer to section Section 19.4.5, "Data Transmission Length," for details.</li> <li>8-bit SPI shift register, match register, and buffers.</li> <li>1 16-bit SPI shift register, match register, and buffers.</li> </ul>                              |
| 4<br>MODFEN  | Master Mode-Fault Function EnableWhen the SPI is configured for slave mode, this bit has no meaning or<br>effect. (The SS pin is the slave select input.) In master mode, this bit determines how the SS pin is used (refer to<br>Table 19-2 for details)0Mode fault function disabled, master SS pin reverts to general-purpose I/O not controlled by SPI<br>11Mode fault function enabled, master SS pin acts as the mode fault input or the slave select output                                                                                           |
| 3<br>BIDIROE | <b>Bidirectional Mode Output Enable</b> — When bidirectional mode is enabled by SPI pin control 0 (SPC0) = 1,<br>BIDIROE determines whether the SPI data output driver is enabled to the single bidirectional SPI I/O pin.<br>Depending on whether the SPI is configured as a master or a slave, it uses either the MOSI (MOMI) or MISO<br>(SISO) pin, respectively, as the single SPI data I/O pin. When SPC0 = 0, BIDIROE has no meaning or effect.<br>0 Output driver disabled so SPI data I/O pin acts as an input<br>1 SPI I/O pin enabled as an output |
| 1<br>SPISWAI | <ul> <li>SPI Stop in Wait Mode — This bit is used for power conservation while in wait.</li> <li>SPI clocks continue to operate in wait mode</li> <li>SPI clocks stop when the MCU enters wait mode</li> </ul>                                                                                                                                                                                                                                                                                                                                               |
| 0<br>SPC0    | <ul> <li>SPI Pin Control 0 — This bit enables bidirectional pin configurations as shown in Table 19-4.</li> <li>SPI uses separate pins for data input and data output.</li> <li>SPI configured for single-wire bidirectional operation.</li> </ul>                                                                                                                                                                                                                                                                                                           |

## Table 19-4. Bidirectional Pin Configurations

| Pin Mode      | SPC0 | BIDIROE | MISO                 | MOSI                 |
|---------------|------|---------|----------------------|----------------------|
|               |      | Master  | Mode of Operation    |                      |
| Normal        | 0    | Х       | Master In            | Master Out           |
| Bidirectional | 1    | 0       | MISO not used by SPI | Master In            |
|               |      | 1       |                      | Master I/O           |
|               |      | Slave   | Mode of Operation    |                      |
| Normal        | 0    | Х       | Slave Out            | Slave In             |
| Bidirectional | 1    | 0       | Slave In             | MOSI not used by SPI |
|               |      | 1       | Slave /O             |                      |

Chapter 19. 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

# 19.3.3 SPI Baud Rate Register (SPIxBR)

This register is used to set the prescaler and bit rate divisor for an SPI master. This register may be read or written at any time.



Figure 19-6. SPI Baud Rate Register (SPIxBR)

|  | Table 19-5 | . SPIxBR | Register | Field | Descriptions |
|--|------------|----------|----------|-------|--------------|
|--|------------|----------|----------|-------|--------------|

| Field            | Description                                                                                                                                                                                                                                                                                                                                                            |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:4<br>SPPR[2:0] | <b>SPI Baud Rate Prescale Divisor</b> — This 3-bit field selects one of eight divisors for the SPI baud rate prescaler as shown in Table 19-6. The input to this prescaler is the bus rate clock (BUSCLK). The output of this prescaler drives the input of the SPI baud rate divider (see Figure 19-19). See Section 19.4.7, "SPI Baud Rate Generation," for details. |
| 3:0<br>SPR[3:0]  | <b>SPI Baud Rate Divisor</b> — This 4-bit field selects one of nine divisors for the SPI baud rate divider as shown in Table 19-7. The input to this divider comes from the SPI baud rate prescaler (see Figure 19-19). See Section 19.4.7, "SPI Baud Rate Generation," for details.                                                                                   |

### Table 19-6. SPI Baud Rate Prescaler Divisor

| Prescaler Divisor |
|-------------------|
| 1                 |
| 2                 |
| 3                 |
| 4                 |
| 5                 |
| 6                 |
| 7                 |
| 8                 |
|                   |

| SPR3:SPR2:SPR1:SPR0    | Rate Divisor |
|------------------------|--------------|
| 0:0:0:0                | 2            |
| 0:0:0:1                | 4            |
| 0:0:1:0                | 8            |
| 0:0:1:1                | 16           |
| 0:1:0:0                | 32           |
| 0:1:0:1                | 64           |
| 0:1:1:0                | 128          |
| 0:1:1:1                | 256          |
| 1:0:0:0                | 512          |
| All other combinations | Reserved     |

### Table 19-7. SPI Baud Rate Divisor

## 19.3.4 SPI Status Register (SPIxS)

This register has eight read-only status bits. Writes have no meaning or effect.



Figure 19-7. SPI Status Register (SPIxS)

<sup>1</sup> Note: PoR values of TNEAREF and RFIFOEF is 0. If status register is reset due to change of SPIMODE, FIFOMODE or SPE than, if FIFOMODE = 1, TNEAREF and RFIFOEF resets to 1 else if FIFOMODE = 0, TNEAREF and RFIFOEF resets to 0

This register has 4 additional flags RNFULLF, TNEARF, TXFULLF and RFIFOEF which provide mechanisms to support an 8-byte FIFO mode. When in 8-byte FIFO mode, the function of SPRF and SPTEF differ slightly from the normal buffered modes, mainly in how these flags are cleared by the amount available in the transmit and receive FIFOs.

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>SPRF  | <ul> <li>SPI Read Buffer Full Flag — SPRF is set at the completion of an SPI transfer to indicate that received data may be read from the SPI data register (SPIxDH:SPIxDL). SPRF is cleared by reading SPRF while it is set, then reading the SPI data register.</li> <li>0 No data available in the receive data buffer.</li> <li>1 Data available in the receive data buffer.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            | FIFOMODE=1<br>SPI Read FIFO FULL Flag — This bit indicates the status of the Read FIFO when FIFOMODE enabled. The<br>SPRF is set when the read FIFO has received 64bits (4 words or 8 bytes) of data from the shifter and there has<br>been no CPU reads of SPIxDH:SPIxDL. SPRF is cleared by reading the SPI Data Register, which empties the<br>FIFO, assuming another SPI message is not received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | 0 Read FIFO is not Full<br>1 Read FIFO is Full.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6<br>SPMF  | <ul> <li>SPI Match Flag — SPMF is set after SPRF = 1 when the value in the receive data buffer matches the value in SPIxMH:SPIxML. To clear the flag, read SPMF when it is set, then write a 1 to it.</li> <li>Value in the receive data buffer does not match the value in SPIxMH:SPIxML registers.</li> <li>Value in the receive data buffer matches the value in SPIxMH:SPIxML registers.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5<br>SPTEF | <b>SPI Transmit Buffer Empty Flag</b> — This bit is set when the transmit data buffer is empty. It is cleared by reading SPIxS with SPTEF set, followed by writing a data value to the transmit buffer at SPIxDH:SPIxDL. SPIxS must be read with SPTEF = 1 before writing data to SPIxDH:SPIxDL or the SPIxDH:SPIxDL write will be ignored. SPTEF is automatically set when all data from the transmit buffer transfers into the transmit shift register. For an idle SPI, data written to SPIxDH:SPIxDL is transferred to the shifter almost immediately so SPTEF is set within two bus cycles allowing a second data to be queued into the transmit buffer. After completion of the transfer of the data in the shift register, the queued data from the transmit buffer will automatically move to the shifter and SPTEF will be set to indicate there is room for new data in the transmit buffer. If no new data is waiting in the transmit buffer, SPTEF simply remains set and no data moves from the buffer to the shifter.                               |
|            | FIFOMODE=1<br>SPI Transmit FIFO Empty Flag — This bit when in FIFOMODE now changed to provide status of the FIFO<br>rather than an 8or16-bit buffer. This bit is setwhen the Transmit FIFO is empty. It is cleared by writing a data value<br>to the transmit FIFO at SPIxDH:SPIxDL. SPTEF is automatically set when all data from transmit FIFO transfers<br>into the transmit shift register. For an idle SPI, data written to SPIxDH:SPIxDL is transferred to the shifter almost<br>immediately so SPTEF is set within two bus cycles, a second write of data to the SPIxDH:SPIxDL will clear this<br>SPTEF flag. After completion of the transfer of the data in the shift register, the queued data from the transmit<br>FIFO will automatically move to the shifter and SPTEF will be set only when all data written to the transmit FIFO<br>has been transferred to the shifter. If no new data is waiting in the transmit FIFO, SPTEF simply remains set and<br>no data moves from the buffer to the shifter.<br>0 SPI FIFO not empty<br>1 SPI FIFO empty |
| 4<br>MODF  | Master Mode Fault Flag — MODF is setif the SPI is configured as a master and the slave select input goes low, indicating some other SPI device is also configured as a master. The SS pin acts as a mode fault error input only when MSTR = 1, MODFEN = 1, and SSOE = 0; otherwise, MODF will never be set. MODF is cleared by reading MODF while it is 1, then writing to SPI control register 1 (SPIxC1).<br>0 No mode fault error<br>1 Mode fault error detected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### Table 19-8. SPIxS Register Field Descriptions

| Table 19-8 | . SPIxS | Register | Field | Descriptions |
|------------|---------|----------|-------|--------------|
|------------|---------|----------|-------|--------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>RNFULLF | <ul> <li>Receive FIFO Nearly Full Flag — This flag is set when more than three16bit words or six 8bit bytes of data remain in the receive FIFO provided SPIxC3[4] = 0 or when more than two 16bit words or four 8bit bytes of data remain in the receive FIFO provided SPIxC3[4] = 1. It has no function if FIFOMODE=0.</li> <li>0 Receive FIFO has received less than 48bits/32bits (See SPIxC3[4]).</li> <li>1 Receive FIFO has received 48bits/32bits(See SPIxC3[4]) or more.</li> </ul> |
| 2<br>TNEAREF | <b>Transmit FIFO Nearly Empty Flag</b> — This flag is set when only one 16bit word or 2 8bit bytes of data remain in the transmit FIFO provided SPIxC3[5] = 0 or when only two 16bit words or 4 8bit bytes of data remain in the transmit FIFO provided SPIxC3[5] =1. If FIFOMODE is not enabled this bit should be ignored.<br>0 Transmit FIFO has more than 16bits/32bits (See SPIxC3[5]) left to transmit.<br>1 Transmit FIFO has 16bits/32 bits (See SPIxC3[5])or less left to transmit |
| 1<br>TXFULLF | <b>Transmit FIFO Full Flag</b> - This bit indicates status of transmit FIFO when FIFO mode is enabled. This flag is set when there are 8 bytes in transmit FIFO. If FIFOMODE is not enabled this bit should be ignored.<br>0 Transmit FIFO has less than 8 bytes.<br>1 Transmit FIFO has 8 bytes of data.                                                                                                                                                                                   |
| 0<br>RFIFOEF | <ul> <li>SPI Read FIFO Empty Flag — This bit indicates the status of the Read FIFO when FIFOMODE enabled. If FIFOMODE is not enabled this bit should be ignored.</li> <li>Read FIFO has data. Reads of the SPIxDH:SPIxDL registers in 16-bit mode or SPIxDL register in 8-bit mode will empty the Read FIFO.</li> <li>Read FIFO is empty.</li> </ul>                                                                                                                                        |

For FIFO management there are two other important flags that are used to help make the operation more efficient when transferring large amounts of data. These are the Receive FIFO Nearly Full Flag (**RNFULLF**) and the Transmit FIFO Nearly Empty Flag (**TNEAREF**). Both these flags provide a "watermark" feature of the FIFOs to allow continuous transmissions of data when running at high speed.

The **RNFULLF** flag can generate an interrupt if the **RNFULLIEN** bit in the **SPIxC3** Register is set which allows the CPU to start emptying the Receive FIFO without delaying the reception of subsequent bytes. The user can also determine if all data in Receive FIFO has been read by monitoring the **RFIFOEF** flag.

The **TNEAREF** flag can generate an interrupt if the **TNEARIEN** bit n the **SPIxC3** Register is set which allows the CPU to start filling the Transmit FIFO before it is empty and thus provide a mechanism to have no breaks in SPI transmission.

## NOTE

SPIxS and both TX and RX FIFOs gets reset due to change in SPIMODE, FIFOMODE or SPE. PoR values of SPIxS are show in Figure 19-7 and Figure 19-8.

Figure 19-7 and Figure 19-8 shows the reset values due to change of modes after PoR.









Figure 19-9. Reset values of SPIxS after PoR with FIFOMODE = 1

## 19.3.5 SPI Data Registers (SPIxDH:SPIxDL)



The SPI data registers (SPIxDH:SPIxDL) are both the input and output register for SPI data. A write to these registers writes to the transmit data buffer, allowing data to be queued and transmitted.

When the SPI is configured as a master, data queued in the transmit data buffer is transmitted immediately after the previous transmission has completed.

The SPI transmit buffer empty flag (SPTEF) in the SPIxS register indicates when the transmit data buffer is ready to accept new data. SPIxS must be read when SPTEF is set before writing to the SPI data registers, or the write will be ignored.

Data may be read from SPIxDH:SPIxDL any time after SPRF is set and before another transfer is finished. Failure to read the data out of the receive data buffer before a new transfer ends causes a receive overrun condition and the data from the new transfer is lost.

In 8-bit mode, only SPIxDL is available. Reads of SPIxDH will return all 0s. Writes to SPIxDH will be ignored.

In 16-bit mode, reading either byte (SPIxDH or SPIxDL) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. Writing to either byte (SPIxDH or SPIxDL) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent 16-bit value into the transmit data buffer.

# 19.3.6 SPI Match Registers (SPIxMH:SPIxML)

These read/write registers contain the hardware compare value, which sets the SPI match flag (SPMF) when the value received in the SPI receive data buffer equals the value in the SPIxMH:SPIxML registers.

In 8-bit mode, only SPIxML is available. Reads of SPIxMH will return all 0s. Writes to SPIxMH will be ignored.

In 16-bit mode, reading either byte (SPIxMH or SPIxML) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. Writing to either byte (SPIxMH or SPIxML) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent value into the SPI match registers.



# 19.3.7 SPI Control Register 3 (SPIxC3) — enable FIFO feature

The SPI Control Register 3 introduces a 64-bit FIFO function on both transmit and receive buffers to be utilized on the SPI. Utilizing this FIFO feature allows the SPI to provide high speed transfers of large amounts of data without consuming large amounts of the CPU bandwidth.



Enabling this FIFO function will effect the behavior of some of the Read/Write Buffer flags in the SPIxS register namely:

• The **SPRF** of the **SPIxS** register will be set when the Receive FIFO is filled and will interrupt the CPU if the **SPIE** in the **SPIxC1** register is set.

and

• The **SPTEF** of the **SPIxS** register will be set when the Transmit FIFO is empty, and will interrupt the CPU if the **SPTIE** bit is set in the **SPIxC1** register. See **SPIxC1** and **SPIxS** registers.

FIFO mode is enabled by setting the **FIFOMODE** bit, and provides the SPI with an 8-byte receive FIFO and an 8-byte transmit FIFO to reduce the amount of CPU interrupts for high speed/high volume data transfers.

Two interrupt enable bits **TNEARIEN** and **RNFULLIEN** provide CPU interrupts based on the "watermark" feature of the **TNEARF** and **RNFULLF** flags of the SPIxS register.

Note: This register has six read/write control bits. Bits 7 through 6 are not implemented and always read 0. Writes have no meaning or effect. Write to this register happens only when FIFOMODE bit is 1.



Figure 19-14. SPI Control Register (SPIxC3S)

## Table 19-9. SPIxC3S Register Field Descriptions

| Field                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>TNEAREF<br>MARK | <ul> <li>Transmit FIFO Nearly Empty Water Mark — This bit selects the mark after which TNEAREF flag is asserted.</li> <li>0 TNEAREF is set when Transmit FIFO has16bits or less.</li> <li>1 TNEAREF is set when Transmit FIFO has 32bits or less.</li> </ul>                                                                                                                                                                                                                             |
| 4<br>RNFULLF<br>MARK | <ul> <li>Receive FIFO Nearly Full Water Mark — This bit selects the mark for which RNFULLF flag is asserted</li> <li>0 RNFULLF is set when Receive FIFO has 48bits or more</li> <li>1 RNFULLF is set when Receive FIFO has 32bits or more.</li> </ul>                                                                                                                                                                                                                                    |
| 3<br>INTCLR          | <ul> <li>Interrupt Clearing Mechanism Select — This bit selects the mechanism by which SPRF, SPTEF, TNEAREF, RNFULLF interrupts gets cleared.</li> <li>0 Interrupts gets cleared when respective flags gets cleared depending on the state of FIFOs</li> <li>1 Interrupts gets cleared by writing to the SPIxCI respective bits.</li> </ul>                                                                                                                                              |
| 2<br>TNEARIEN        | <ul> <li>Transmit FIFO Nearly Empty Interrupt Enable — Writing to this bit enables the SPI to interrupt the CPU when the TNEAREF flag is set. This is an additional interrupt on the SPI and will only interrupt the CPU if SPTIE in the SPIxC1 register is also set. This bit is ignored and has no function if FIFOMODE=0.</li> <li>0 No interrupt on Transmit FIFO Nearly Empty Flag being set.</li> <li>1 Enable interrupts on Transmit FIFO Nearly Empty Flag being set.</li> </ul> |

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1<br>RNFULLIEN | <ul> <li>Receive FIFO Nearly Full Interrupt Enable — Writing to this bit enables the SPI to interrupt the CPU when the RNEARFF flag is set. This is an additional interrupt on the SPI and will only interrupt the CPU if SPIE in the SPIxC1 register is also set. This bit is ignored and has no function if FIFOMODE=0.</li> <li>0 No interrupt on RNEARFF being set.</li> <li>1 Enable interrupts on RNEARFF being set.</li> </ul> |  |  |  |  |
| 0<br>FIFOMODE  | <ul> <li>SPI FIFO Mode Enable — This bit enables the SPI to utilize a 64bit FIFO (8 bytes 4 16-bit words) for both transmit and receive buffers.</li> <li>0 Buffer mode disabled.</li> <li>1 Data available in the receive data buffer.</li> </ul>                                                                                                                                                                                    |  |  |  |  |

### Table 19-9. SPIxC3S Register Field Descriptions

## 19.3.8 SPI Clear Interrupt Register (SPIxCI)

The SPI Clear Interrupt register has 4 bits dedicated for clearing the interrupts. Writing 1 to these bits clears the respective interrupts if INTCLR bit in SPIxCR3 is set.

It also have 2 bits to indicate the transmit FIFO and receive FIFO overrun conditions. When receive FIFO is full and a data is received RXFOF flag is set. Similarly, when transmit FIFO is full and write happens to SPIDR TXFOF is set. These flags get cleared when a read happens to this register with the flags set.

There are two more bits to indicate the error flags. These flags gets set when due to some spurious reasons entries in FIFO becomes greater than 8. At this point all the flags in status register gets reset and entries in FIFO are flushed with respective error flags set. These flags are cleared when a read happen at SPIxCI with the error flags set.

Note: Bits [7:4] are read-only bits. These bits gets cleared when a read happens to this register with the flags set. Bits [3:0] are clear interrupts bits which clears the interrupts by writing 1 to respective bits. Reading these bits always return 0.

|       | 7      | 6      | 5     | 4     | 3         | 2          | 1       | 0     |
|-------|--------|--------|-------|-------|-----------|------------|---------|-------|
| R     | TXFERR | RXFERR | TXFOF | RXFOF |           |            | ODTEECI |       |
| W     |        |        |       |       | INEAREFUI | NINFULLFUI | SFIERGI | JENEO |
| Reset | 0      | 0      | 0     | 0     | 0         | 0          | 0       | 0     |
|       |        | 1.1    |       | 1     |           |            |         |       |

= Unimplemented or Reserved

### Table 19-10. SPIxCI Register Field Descriptions

| Field       | Description                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TXFERR | Transmit FIFO Error Flag- This flag indicates that TX FIFO error occurred because entries in FIFO goes above 8.<br>0 No TX FIFO error occurred.<br>1 TX FIFO error occurred.      |
| 6<br>RXFERR | <b>Receive FIFO Error Flag-</b> This flag indicates that RXFIFO error occurred because entries in FIFO goes above 8.<br>0 No RX FIFO error occurred.<br>1 RX FIFO error occurred. |

| Field          | Description                                                                                                                                                                                  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>TXFOF     | <b>TX FIFO Overflow Flag</b> - This Flag indicates that TX FIFO overflow condition has occurred.<br>0 TX FIFO overflow condition has not occurred.<br>1 TX FIFO overflow condition occurred. |
| 4<br>RXFOF     | <b>RX FIFO Overflow Flag</b> - This Flag indicates that RX FIFO overflow condition has occurred.<br>0 RX FIFO overflow condition has not occurred.<br>1 RX FIFO overflow condition occurred. |
| 3<br>TNEAREFCI | <b>Transmit FIFO Nearly Empty Flag Clear Interrupt Register</b> — Write of 1 clears the TNEAREF interrupt provided SPIxC3[3] is set.                                                         |
| 2<br>RNFULLFCI | <b>Receive FIFO Nearly Full Flag Clear Interrupt Register</b> — Write of 1 clears the RNFULLF interrupt provided SPIxC3[3] is set.                                                           |
| 1<br>SPTEFCI   | <b>Transmit FIFO Empty Flag Clear Interrupt Register</b> — Write of 1 clears the SPTEF interrupt provided SPIxC3[3] is set.                                                                  |
| 0<br>SPRFCI    | <b>Receive FIFO Full Flag Clear Interrupt Register</b> — Write of 1 clears the TNEAREF interrupt provided SPIxC3[3] is set.                                                                  |

### Table 19-10. SPIxCI Register Field Descriptions

# 19.4 Functional Description

## 19.4.1 General

The SPI system is enabled by setting the SPI enable (SPE) bit in SPI Control Register 1. While the SPE bit is set, the four associated SPI port pins are dedicated to the SPI function as:

- Slave select  $(\overline{SS})$
- Serial clock (SPSCK)
- Master out/slave in (MOSI)
- Master in/slave out (MISO)

An SPI transfer is initiated in the master SPI device by reading the SPI status register (SPIxS) when SPTEF = 1 and then writing data to the transmit data buffer (write to SPIxDH:SPIxDL). When a transfer is complete, received data is moved into the receive data buffer. The SPIxDH:SPIxDL registers act as the SPI receive data buffer for reads and as the SPI transmit data buffer for writes.

The clock phase control bit (CPHA) and a clock polarity control bit (CPOL) in the SPI Control Register 1 (SPIxC1) select one of four possible clock formats to be used by the SPI system. The CPOL bit simply selects a non-inverted or inverted clock. The CPHA bit is used to accommodate two fundamentally different protocols by sampling data on odd numbered SPSCK edges or on even numbered SPSCK edges.

The SPI can be configured to operate as a master or as a slave. When the MSTR bit in SPI control register 1 is set, master mode is selected, when the MSTR bit is clear, slave mode is selected.

## 19.4.2 Master Mode

The SPI operates in master mode when the MSTR bit is set. Only a master SPI module can initiate transmissions. A transmission begins by reading the SPIxS register while SPTEF = 1 and writing to the

master SPI data registers. If the shift register is empty, the byte immediately transfers to the shift register. The data begins shifting out on the MOSI pin under the control of the serial clock.

• SPSCK

The SPR3, SPR2, SPR1, and SPR0 baud rate selection bits in conjunction with the SPPR2, SPPR1, and SPPR0 baud rate preselection bits in the SPI Baud Rate register control the baud rate generator and determine the speed of the transmission. The SPSCK pin is the SPI clock output. Through the SPSCK pin, the baud rate generator of the master controls the shift register of the slave peripheral.

• MOSI, MISO pin

In master mode, the function of the serial data output pin (MOSI) and the serial data input pin (MISO) is determined by the SPC0 and BIDIROE control bits.

•  $\overline{SS}$  pin

If MODFEN and SSOE bit are set, the  $\overline{SS}$  pin is configured as slave select output. The  $\overline{SS}$  output becomes low during each transmission and is high when the SPI is in idle state.

If MODFEN is set and SSOE is cleared, the  $\overline{SS}$  pin is configured as input for detecting mode fault error. If the  $\overline{SS}$  input becomes low this indicates a mode fault error where another master tries to drive the MOSI and SPSCK lines. In this case, the SPI immediately switches to slave mode, by clearing the MSTR bit and also disables the slave output buffer MISO (or SISO in bidirectional mode). So the result is that all outputs are disabled and SPSCK, MOSI and MISO are inputs. If a transmission is in progress when the mode fault occurs, the transmission is aborted and the SPI is forced into idle state.

This mode fault error also sets the mode fault (MODF) flag in the SPI Status Register (SPIxS). If the SPI interrupt enable bit (SPIE) is set when the MODF flag gets set, then an SPI interrupt sequence is also requested.

When a write to the SPI Data Register in the master occurs, there is a half SPSCK-cycle delay. After the delay, SPSCK is started within the master. The rest of the transfer operation differs slightly, depending on the clock format specified by the SPI clock phase bit, CPHA, in SPI Control Register 1 (see Section 19.4.6, "SPI Clock Formats).

## NOTE

A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0, BIDIROE with SPC0 set, SPIMODE, FIFOMODE, SPPR2-SPPR0 and SPR3-SPR0 in master mode will abort a transmission in progress and force the SPI into idle state. The remote slave cannot detect this, therefore the master has to ensure that the remote slave is set back to idle state.

# 19.4.3 Slave Mode

The SPI operates in slave mode when the MSTR bit in SPI Control Register1 is clear.

• SPSCK

In slave mode, SPSCK is the SPI clock input from the master.

• MISO, MOSI pin

#### Chapter 19. 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

In slave mode, the function of the serial data output pin (MISO) and serial data input pin (MOSI) is determined by the SPC0 bit and BIDIROE bit in SPI Control Register 2.

## • $\overline{SS}$ pin

The  $\overline{SS}$  pin is the slave select input. Before a data transmission occurs, the  $\overline{SS}$  pin of the slave SPI must be low.  $\overline{SS}$  must remain low until the transmission is complete. If  $\overline{SS}$  goes high, the SPI is forced into idle state.

The  $\overline{SS}$  input also controls the serial data output pin, if  $\overline{SS}$  is high (not selected), the serial data output pin is high impedance, and, if  $\overline{SS}$  is low the first bit in the SPI Data Register is driven out of the serial data output pin. Also, if the slave is not selected ( $\overline{SS}$  is high), then the SPSCK input is ignored and no internal shifting of the SPI shift register takes place.

Although the SPI is capable of duplex operation, some SPI peripherals are capable of only receiving SPI data in a slave mode. For these simpler devices, there is no serial data out pin.

### NOTE

When peripherals with duplex capability are used, take care not to simultaneously enable two receivers whose serial outputs drive the same system slave's serial data output line.

As long as no more than one slave device drives the system slave's serial data output line, it is possible for several slaves to receive the same transmission from a master, although the master would not receive return information from all of the receiving slaves.

If the CPHA bit in SPI Control Register 1 is clear, odd numbered edges on the SPSCK input cause the data at the serial data input pin to be latched. Even numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit.

If the CPHA bit is set, even numbered edges on the SPSCK input cause the data at the serial data input pin to be latched. Odd numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit.

When CPHA is set, the first edge is used to get the first data bit onto the serial data output pin. When CPHA is clear and the  $\overline{SS}$  input is low (slave selected), the first bit of the SPI data is driven out of the serial data output pin. After the eighth (SPIMODE = 0) or sixteenth (SPIMODE = 1) shift, the transfer is considered complete and the received data is transferred into the SPI data registers. To indicate transfer is complete, the SPRF flag in the SPI Status Register is set.

## NOTE

A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0 and BIDIROE with SPC0 set FIFOMODE and SPIMODE in slave mode will corrupt a transmission in progress and has to be avoided.

## 19.4.4 SPI FIFO MODE



Figure 19-15. SPIH:L read side structural overview in FIFO mode



Figure 19-16. SPIH:L write side structural overview in FIFO mode

SPI works in FIFO mode when SPIxC3[0] bit is set. When in FIFO mode SPI RX buffer and SPI TX buffer is replaced by a 8 byte deep FIFO as shown in figure above.

# 19.4.5 Data Transmission Length

The SPI can support data lengths of 8 or 16 bits. The length can be configured with the SPIMODE bit in the SPIxC2 register.

In 8-bit mode (SPIMODE = 0), the SPI Data Register is comprised of one byte: SPIxDL. The SPI Match Register is also comprised of only one byte: SPIxML. Reads of SPIxDH and SPIxMH will return zero. Writes to SPIxDH and SPIxMH will be ignored.

In 16-bit mode (SPIMODE = 1), the SPI Data Register is comprised of two bytes: SPIxDH and SPIxDL. Reading either byte (SPIxDH or SPIxDL) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. Writing to either byte (SPIxDH or SPIxDL) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent 16-bit value into the transmit data buffer.

In 16-bit mode, the SPI Match Register is also comprised of two bytes: SPIxMH and SPIxML. There is no buffer mechanism for the reading of SPIxMH and SPIxML since they can only be changed by writing at CPU side. Writing to either byte (SPIxMH or SPIxML) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent 16-bit value into the transmit data buffer.

Any switching between 8- and 16-bit data transmission length (controlled by SPIMODE bit) in master mode will abort a transmission in progress, force the SPI system into idle state, and reset all status bits in the SPIxS register. To initiate a transfer after writing to SPIMODE, the SPIxS register must be read with SPTEF = 1, and data must be written to SPIxDH:SPIxDL in 16-bit mode (SPIMODE = 1) or SPIxDL in 8-bit mode (SPIMODE = 0).

In slave mode, user software should write to SPIMODE only once to prevent corrupting a transmission in progress.

## NOTE

Data can be lost if the data length is not the same for both master and slave devices.

# 19.4.6 SPI Clock Formats

To accommodate a wide variety of synchronous serial peripherals from different manufacturers, the SPI system has a clock polarity (CPOL) bit and a clock phase (CPHA) control bit to select one of four clock formats for data transfers. CPOL selectively inserts an inverter in series with the clock. CPHA chooses between two different clock phase relationships between the clock and data.

Figure 19-17 shows the clock formats when SPIMODE = 0 (8-bit mode) and CPHA = 1. At the top of the figure, the eight bit times are shown for reference with bit 1 starting at the first SPSCK edge and bit 8 ending one-half SPSCK cycle after the eighth SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting in LSBFE. Both variations of SPSCK polarity are shown, but only one of these waveforms applies for a specific transfer, depending on the value in CPOL. The SAMPLE IN waveform applies to the MOSI input of a slave or the MISO input of a master. The MOSI waveform applies to the MISO output pin from a master and the MISO waveform applies to the MISO output from a slave. The  $\overline{SS}$  OUT waveform applies to the slave select output from a master (provided MODFEN and SSOE = 1). The master  $\overline{SS}$  output goes to active low one-half SPSCK cycle before the start

of the transfer and goes back high at the end of the eighth bit time of the transfer. The  $\overline{SS}$  IN waveform applies to the slave select input of a slave.



Figure 19-17. SPI Clock Formats (CPHA = 1)

When CPHA = 1, the slave begins to drive its MISO output when  $\overline{SS}$  goes to active low, but the data is not defined until the first SPSCK edge. The first SPSCK edge shifts the first bit of data from the shifter onto the MOSI output of the master and the MISO output of the slave. The next SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the third SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled, and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively. When CPHA = 1, the slave's  $\overline{SS}$  input is not required to go to its inactive high level between transfers.

Figure 19-18 shows the clock formats when SPIMODE = 0 and CPHA = 0. At the top of the figure, the eight bit times are shown for reference with bit 1 starting as the slave is selected ( $\overline{SS}$  IN goes low), and bit 8 ends at the last SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting in LSBFE. Both variations of SPSCK polarity are shown, but only one of these waveforms applies for a specific transfer, depending on the value in CPOL. The SAMPLE IN waveform applies to the MOSI input of a slave or the MISO input of a master. The MOSI waveform applies to the MOSI output

#### Chapter 19. 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

pin from a master and the MISO waveform applies to the MISO output from a slave. The  $\overline{SS}$  OUT waveform applies to the slave select output from a master (provided MODFEN and SSOE = 1). The master  $\overline{SS}$  output goes to active low at the start of the first bit time of the transfer and goes back high one-half SPSCK cycle after the end of the eighth bit time of the transfer. The  $\overline{SS}$  IN waveform applies to the slave select input of a slave.



Figure 19-18. SPI Clock Formats (CPHA = 0)

When CPHA = 0, the slave begins to drive its MISO output with the first data bit value (MSB or LSB depending on LSBFE) when  $\overline{SS}$  goes to active low. The first SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the second SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively. When CPHA = 0, the slave's  $\overline{SS}$  input must go to its inactive high level between transfers.

## 19.4.7 SPI Baud Rate Generation

As shown in Figure 19-19, the clock source for the SPI baud rate generator is the bus clock. The three prescale bits (SPPR2:SPPR1:SPPR0) choose a prescale divisor of 1, 2, 3, 4, 5, 6, 7, or 8. The three rate select bits (SPR3:SPR2:SPR1:SPR0) divide the output of the prescaler stage by 2, 4, 8, 16, 32, 64, 128, 256 or 512 to get the internal SPI master mode bit-rate clock.
The baud rate generator is activated only when the SPI is in the master mode and a serial transfer is taking place. In the other cases, the divider is disabled to decrease  $I_{DD}$  current.

The baud rate divisor equation is as follows except those reserved combinations in Table 19-7:

BaudRateDivisor =  $(SPPR + 1) \bullet 2^{(SPR + 1)}$ 

The baud rate can be calculated with the following equation:

Baud Rate = BusClock/BaudRateDivisor



Figure 19-19. SPI Baud Rate Generation

# 19.4.8 Special Features

# 19.4.8.1 **SS** Output

The  $\overline{SS}$  output feature automatically drives the  $\overline{SS}$  pin low during transmission to select external devices and drives it high during idle to deselect external devices. When  $\overline{SS}$  output is selected, the  $\overline{SS}$  output pin is connected to the  $\overline{SS}$  input pin of the external device.

The  $\overline{SS}$  output is available only in master mode during normal SPI operation by asserting the SSOE and MODFEN bits as shown in Table 19-2.

The mode fault feature is disabled while  $\overline{SS}$  output is enabled.

# NOTE

Care must be taken when using the  $\overline{SS}$  output feature in a multi-master system since the mode fault feature is not available for detecting system errors between masters.

# 19.4.8.2 Bidirectional Mode (MOMI or SISO)

The bidirectional mode is selected when the SPC0 bit is set in SPI Control Register 2 (see Section Table 19-11., "Normal Mode and Bidirectional Mode.") In this mode, the SPI uses only one serial data pin for the interface with external device(s). The MSTR bit decides which pin to use. The MOSI pin becomes the serial data I/O (MOMI) pin for the master mode, and the MISO pin becomes serial data I/O (SISO) pin for the slave mode. The MISO pin in master mode and MOSI pin in slave mode are not used by the SPI.



Table 19-11. Normal Mode and Bidirectional Mode

The direction of each serial I/O pin depends on the BIDIROE bit. If the pin is configured as an output, serial data from the shift register is driven out on the pin. The same pin is also the serial input to the shift register.

The SPSCK is output for the master mode and input for the slave mode.

The  $\overline{SS}$  is the input or output for the master mode, and it is always the input for the slave mode.

The bidirectional mode does not affect SPSCK and  $\overline{SS}$  functions.

### NOTE

In bidirectional master mode, with mode fault enabled, both data pins MISO and MOSI can be occupied by the SPI, though MOSI is normally used for transmissions in bidirectional mode and MISO is not used by the SPI. If a mode fault occurs, the SPI is automatically switched to slave mode, in this case MISO becomes occupied by the SPI and MOSI is not used. This has to be considered, if the MISO pin is used for another purpose.

# 19.4.9 Error Conditions

The SPI has one error condition:

• Mode fault error

## 19.4.9.1 Mode Fault Error

If the  $\overline{SS}$  input becomes low while the SPI is configured as a master, it indicates a system error where more than one master may be trying to drive the MOSI and SPSCK lines simultaneously. This condition is not

permitted in normal operation, and the MODF bit in the SPI status register is set automatically provided the MODFEN bit is set.

In the special case where the SPI is in master mode and MODFEN bit is cleared, the  $\overline{SS}$  pin is not used by the SPI. In this special case, the mode fault error function is inhibited and MODF remains cleared. In case the SPI system is configured as a slave, the  $\overline{SS}$  pin is a dedicated input pin. Mode fault error doesn't occur in slave mode.

If a mode fault error occurs the SPI is switched to slave mode, with the exception that the slave output buffer is disabled. So SPSCK, MISO and MOSI pins are forced to be high impedance inputs to avoid any possibility of conflict with another output driver. A transmission in progress is aborted and the SPI is forced into idle state.

If the mode fault error occurs in the bidirectional mode for a SPI system configured in master mode, output enable of the MOMI (MOSI in bidirectional mode) is cleared if it was set. No mode fault error occurs in the bidirectional mode for the SPI system configured in slave mode.

The mode fault flag is cleared automatically by a read of the SPI Status Register (with MODF set) followed by a write to SPI Control Register 1. If the mode fault flag is cleared, the SPI becomes a normal master or slave again.

# 19.4.10 Low-power Mode Options

## 19.4.10.1 SPI in Run Mode

In run mode with the SPI system enable (SPE) bit in the SPI control register clear, the SPI system is in a low-power, disabled state. SPI registers can still be accessed, but clocks to the core of this module are disabled.

## 19.4.10.2 SPI in Wait Mode

SPI operation in wait mode depends upon the state of the SPISWAI bit in SPI Control Register 2.

- If SPISWAI is clear, the SPI operates normally when the CPU is in wait mode
- If SPISWAI is set, SPI clock generation ceases and the SPI module enters a power conservation state when the CPU is in wait mode.
  - If SPISWAI is set and the SPI is configured for master, any transmission and reception in progress stops at wait mode entry. The transmission and reception resumes when the SPI exits wait mode.
  - If SPISWAI is set and the SPI is configured as a slave, any transmission and reception in progress continues if the SPSCK continues to be driven from the master. This keeps the slave synchronized to the master and the SPSCK.

If the master transmits data while the slave is in wait mode, the slave will continue to send out data consistent with the operation mode at the start of wait mode (i.e., if the slave is currently sending its SPIxDH:SPIxDL to the master, it will continue to send the same byte. Otherwise, if the slave is currently sending the last data received byte from the master, it will continue to send each previously receive data from the master byte).

### NOTE

Care must be taken when expecting data from a master while the slave is in wait or stop3 mode. Even though the shift register will continue to operate, the rest of the SPI is shut down (i.e. a SPRF interrupt will not be generated until exiting stop or wait mode). Also, the data from the shift register will not be copied into the SPIxDH:SPIxDL registers until after the slave SPI has exited wait or stop mode. A SPRF flag and SPIxDH:SPIxDL copy is only generated if wait mode is entered or exited during a tranmission. If the slave enters wait mode in idle mode and exits wait mode in idle mode, neither a SPRF nor a SPIxDH:SPIxDL copy will occur.

## 19.4.10.3 SPI in Stop Mode

Stop3 mode is dependent on the SPI system. Upon entry to stop3 mode, the SPI module clock is disabled (held high or low). If the SPI is in master mode and exchanging data when the CPU enters stop mode, the transmission is frozen until the CPU exits stop mode. After stop, data to and from the external SPI is exchanged correctly. In slave mode, the SPI will stay synchronized with the master.

The stop mode is not dependent on the SPISWAI bit.

In all other stop modes, the SPI module is completely disabled. After stop, all registers are reset to their default values, and the SPI module must be re-initialized.

## 19.4.10.4 Reset

The reset values of registers and signals are described in Section 19.3, "Register Definition." which details the registers and their bit-fields.

- If a data transmission occurs in slave mode after reset without a write to SPIxDH:SPIxDL, it will transmit garbage, or the data last received from the master before the reset.
- Reading from the SPIxDH:SPIxDL after reset will always read zeros.

## 19.4.10.5 Interrupts

The SPI only originates interrupt requests when the SPI is enabled (SPE bit in SPIxC1 set). The following is a description of how the SPI makes a request and how the MCU should acknowledge that request. The interrupt vector offset and interrupt priority are chip dependent.

# 19.4.11 SPI Interrupts

There are four flag bits, three interrupt mask bits, and one interrupt vector associated with the SPI system. The SPI interrupt enable mask (SPIE) enables interrupts from the SPI receiver full flag (SPRF) and mode fault flag (MODF). The SPI transmit interrupt enable mask (SPTIE) enables interrupts from the SPI transmit buffer empty flag (SPTEF). The SPI match interrupt enable mask bit (SPIMIE) enables interrupts from the SPI match flag (SPMF). When one of the flag bits is set, and the associated interrupt mask bit is set, a hardware interrupt request is sent to the CPU. If the interrupt mask bits are cleared, software can poll the associated flag bits instead of using interrupts. The SPI interrupt service routine (ISR) should check

the flag bits to determine what event caused the interrupt. The service routine should also clear the flag bit(s) before returning from the ISR (usually near the beginning of the ISR).

## 19.4.11.1 MODF

MODF occurs when the master detects an error on the  $\overline{SS}$  pin. The master SPI must be configured for the MODF feature (see Table 19-2). Once MODF is set, the current transfer is aborted and the following bit is changed:

• MSTR=0, The master bit in SPIxC1 resets.

The MODF interrupt is reflected in the status register MODF flag. Clearing the flag will also clear the interrupt. This interrupt will stay active while the MODF flag is set. MODF has an automatic clearing process which is described in Section 19.3.4, "SPI Status Register (SPIxS)."

# 19.4.11.2 SPRF

SPRF occurs when new data has been received and copied to the SPI receive data buffer. In 8-bit mode, SPRF is set only after all 8 bits have been shifted out of the shift register and into SPIxDL. In 16-bit mode, SPRF is set only after all 16 bits have been shifted out of the shift register and into SPIxDH:SPIxDL.

Once SPRF is set, it does not clear until it is serviced. SPRF has an automatic clearing process which is described in Section 19.3.4, "SPI Status Register (SPIxS)." In the event that the SPRF is not serviced before the end of the next transfer (i.e. SPRF remains active throughout another transfer), the latter transfers will be ignored and no new data will be copied into the SPIxDH:SPIxDL.

# 19.4.11.3 SPTEF

SPTEF occurs when the SPI transmit buffer is ready to accept new data. In 8-bit mode, SPTEF is set only after all 8 bits have been moved from SPIxDL into the shifter. In 16-bit mode, SPTEF is set only after all 16 bits have been moved from SPIxDH:SPIxDL into the shifter.

Once SPTEF is set, it does not clear until it is serviced. SPTEF has an automatic clearing process which is described in Section 19.3.4, "SPI Status Register (SPIxS).

# 19.4.11.4 SPMF

SPMF occurs when the data in the receive data buffer is equal to the data in the SPI match register. In 8-bit mode, SPMF is set only after bits 8–0 in the receive data buffer are determined to be equivalent to the value in SPIxML. In 16-bit mode, SPMF is set after bits 15–0 in the receive data buffer are determined to be equivalent to the value in SPIxMH:SPIxML.

# 19.4.11.5 TNEAREF

TNEAREF flag is set when only one 16bit words or 2 8bit bytes of data remain in the transmit FIFO provided SPIxC3[5] = 0 or when only two 16bit words or 4 8bit bytes of data remain in the transmit FIFO provided SPIxC3[5] = 1. If FIFOMODE is not enabled this bit should be ignored.

Clearing of this interrupts depends on state of SPIxC3[3] and the status of TNEAREF as described Section 19.3.4, "SPI Status Register (SPIxS)

# 19.4.11.6 RNFULLF

RNFULLF is set when more than three16bit words or six 8bit bytes of data remain in the receive FIFO provided SPIxC3[4] = 0 or when more than two 16bit words or four 8bit bytes of data remain in the receive FIFO provided SPIxC3[4] = 1.

Clearing of this interrupts depends on state of SPIxC3[3] and the status of RNFULLF as described Section 19.3.4, "SPI Status Register (SPIxS)

# 19.5 Initialization/Application Information

# **19.5.1 SPI Module Initialization Example**

## 19.5.1.1 Initialization Sequence

Before the SPI module can be used for communication, an initialization procedure must be carried out, as follows:

- 1. Update control register 1 (SPIxC1) to enable the SPI and to control interrupt enables. This register also sets the SPI as master or slave, determines clock phase and polarity, and configures the main SPI options.
- 2. Update control register 2 (SPIxC2) to enable additional SPI functions such as the SPI match interrupt feature, the master mode-fault function, and bidirectional mode output. 8- or 16-bit mode select and other optional features are controlled here as well.
- 3. Update the baud rate register (SPIxBR) to set the prescaler and bit rate divisor for an SPI master.
- 4. Update the hardware match register (SPIxMH:SPIxML) with the value to be compared to the receive data register for triggering an interrupt if hardware match interrupts are enabled.
- 5. In the master, read SPIxS while SPTEF = 1, and then write to the transmit data register (SPIxDH:SPIxDL) to begin transfer.

# 19.5.1.2 Pseudo—Code Example

In this example, the SPI module will be set up for master mode with only hardware match interrupts enabled. The SPI will run in 16-bit mode at a maximum baud rate of bus clock divided by 2. Clock phase and polarity will be set for an active-high SPI clock where the first edge on SPSCK occurs at the start of the first cycle of a data transfer.

#### SPIxC1=0x54(%01010100)

| Bit 7 | SPIE  | = 0 | Disables receive and mode fault interrupts                             |
|-------|-------|-----|------------------------------------------------------------------------|
| Bit 6 | SPE   | = 1 | Enables the SPI system                                                 |
| Bit 5 | SPTIE | = 0 | Disables SPI transmit interrupts                                       |
| Bit 4 | MSTR  | = 1 | Sets the SPI module as a master SPI device                             |
| Bit 3 | CPOL  | = 0 | Configures SPI clock as active-high                                    |
| Bit 2 | CPHA  | = 1 | First edge on SPSCK at start of first data transfer cycle              |
| Bit 1 | SSOE  | = 0 | Determines $\overline{\text{SS}}$ pin function when mode fault enabled |
| Bit 0 | LSBFE | = 0 | SPI serial data transfers start with most significant bit              |

#### SPIxC2 = 0xC0(%11000000)

| Bit 7 | SPMIE   | = 1 | SPI hardware match interrupt enabled         |
|-------|---------|-----|----------------------------------------------|
| Bit 6 | SPIMODE | = 1 | Configures SPI for 16-bit mode               |
| Bit 5 |         | = 0 | Unimplemented                                |
| Bit 4 | MODFEN  | = 0 | Disables mode fault function                 |
| Bit 3 | BIDIROE | = 0 | SPI data I/O pin acts as input               |
| Bit 2 |         | = 0 | Unimplemented                                |
| Bit 1 | SPISWAI | = 0 | SPI clocks operate in wait mode              |
| Bit 0 | SPC0    | = 0 | uses separate pins for data input and output |

#### SPIxBR = 0x00(%0000000)

| Bit 7   | = 0    | Unimplemented               |
|---------|--------|-----------------------------|
| Bit 6:4 | = 000  | Sets prescale divisor to 1  |
| Bit 3:0 | = 0000 | Sets baud rate divisor to 2 |

#### SPIxS = 0x00(%0000000)

| Bit 7   | SPRF  | = 0 | Flag is set when receive data buffer is full   |
|---------|-------|-----|------------------------------------------------|
| Bit 6   | SPMF  | = 0 | Flag is set when SPIMH/L = receive data buffer |
| Bit 5   | SPTEF | = 0 | Flag is set when transmit data buffer is empty |
| Bit 4   | MODF  | = 0 | Mode fault flag for master mode                |
| Bit 3:0 |       | = 0 | FIFOMODE is not enabled                        |

#### SPIxMH = 0xXX

In 16-bit mode, this register holds bits 8–15 of the hardware match buffer. In 8-bit mode, writes to this register will be ignored.

#### SPIxML = 0xXX

Holds bits 0-7 of the hardware match buffer.

#### SPIxDH = 0xxx

In 16-bit mode, this register holds bits 8–15 of the data to be transmitted by the transmit buffer and received by the receive buffer.

Chapter 19. 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

#### SPIxDL = 0xxx

Holds bits 0–7 of the data to be transmitted by the transmit buffer and received by the receive buffer.



Figure 19-20. Initialization Flowchart Example for SPI Master Device in 16-bit Mode for FIFOMODE = 0

Chapter 19. 16-bit Serial Peripheral Interface 1 (S08SPI16V2)



Figure 19-21. Initialization Flowchart Example for SPI Master Device in 16-bit Mode for FIFOMODE=1

#### Chapter 19. 16-bit Serial Peripheral Interface 1 (S08SPI16V2)

# Chapter 20 8-bit Serial Peripheral Interface 2 (S08SPI8V5)

# 20.1 Introduction

Figure 19-1 shows the MC9S08MM128 series block diagram with the SPI2 highlighted.

### NOTE

There are two SPI modules on this device. Replace SPIx with the appropriate peripheral designation (SPI1 or SPI2), depending upon your use:

- SPI1 for the 16-bit SPI with FIFO module.
- SPI2 for the 8-bit SPI module.

# 20.1.1 SPI2 Clock Gating

The bus clock to the SPI2 can be gated on and off using the SPI2 bit in SCGC2. These bits are set after any reset, which enables the bus clock to this module. To conserve power, these bits can be cleared to disable the clock to this module when not in use. See Section 5.7.9, "System Clock Gating Control 2 Register (SCGC2)," for details.



# 20.1.2 Features

The SPI includes these distinctive features:

- Master mode or slave mode operation
- Full-duplex or single-wire bidirectional mode
- Programmable transmit bit rate
- Double-buffered transmit and receive data register
- Serial clock phase and polarity options
- Slave select output
- Mode fault error flag with CPU interrupt capability
- Control of SPI operation during wait mode
- Selectable MSB-first or LSB-first shifting
- Receive data buffer hardware match feature

# 20.1.3 Modes of Operation

The SPI functions in three modes, run, wait, and stop.

• Run Mode

This is the basic mode of operation.

• Wait Mode

SPI operation in wait mode is a configurable low-power mode, controlled by the SPISWAI bit located in the SPIxC2 register. In wait mode, if the SPISWAI bit is clear, the SPI operates like in Run Mode. If the SPISWAI bit is set, the SPI goes into a power conservative state, with the SPI clock generation turned off. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into Run Mode. If the SPI is configured as a slave, reception and transmission of a byte continues, so that the slave stays synchronized to the master.

• Stop Mode

The SPI is inactive in stop3/stop4 mode for reduced power consumption. If the SPI is configured as a master, any transmission in progress stops, but is resumed after the CPU goes into Run Mode. If the SPI is configured as a slave, reception and transmission of a data continues, so that the slave stays synchronized to the master.

The SPI is completely disabled in all other stop modes. When the CPU wakes from these stop modes, all SPI register content will be reset.

This is a high level description only, detailed descriptions of operating modes are contained in section Section 20.4.8, "Low-power Mode Options."

# 20.1.4 Block Diagrams

This section includes block diagrams showing SPI system connections, the internal organization of the SPI module, and the SPI clock dividers that control the master mode bit rate.

# 20.1.4.1 SPI System Block Diagram

Figure 20-2 shows the SPI modules of two MCUs connected in a master-slave arrangement. The master device initiates all SPI data transfers. During a transfer, the master shifts data out (on the MOSI pin) to the slave while simultaneously shifting data in (on the MISO pin) from the slave. The transfer effectively exchanges the data that was in the SPI shift registers of the two SPI systems. The SPSCK signal is a clock output from the master and an input to the slave. The slave device must be selected by a low level on the slave select input ( $\overline{SS}$  pin). In this system, the master device has configured its  $\overline{SS}$  pin as an optional slave select output.



Figure 20-2. SPI System Connections

# 20.1.4.2 SPI Module Block Diagram

Figure 20-3 is a block diagram of the SPI module. The central element of the SPI is the SPI shift register. Data is written to the double-buffered transmitter (write to SPIxD) and gets transferred to the SPI shift register at the start of a data transfer. After shifting in 8 or 16 bits (as determined by SPIMODE bit) of data, the data is transferred into the double-buffered receiver where it can be read (read from SPIxD). Pin multiplexing logic controls connections between MCU pins and the SPI module.

When the SPI is configured as a master, the clock output is routed to the SPSCK pin, the shifter output is routed to MOSI, and the shifter input is routed from the MISO pin.

When the SPI is configured as a slave, the SPSCK pin is routed to the clock input of the SPI, the shifter output is routed to MISO, and the shifter input is routed from the MOSI pin.

In the external SPI system, simply connect all SPSCK pins to each other, all MISO pins together, and all MOSI pins together. Peripheral devices often use slightly different names for these pins.



Figure 20-3. SPI Module Block Diagram

# 20.2 External Signal Description

The SPI optionally shares four port pins. The function of these pins depends on the settings of SPI control bits. When the SPI is disabled (SPE = 0), these four pins revert to being general-purpose port I/O pins that are not controlled by the SPI.

# 20.2.1 SPSCK — SPI Serial Clock

When the SPI is enabled as a slave, this pin is the serial clock input. When the SPI is enabled as a master, this pin is the serial clock output.

# 20.2.2 MOSI — Master Data Out, Slave Data In

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data output. When the SPI is enabled as a slave and SPC0 = 0, this pin is the serial data input. If SPC0 = 1 to select single-wire bidirectional mode, and master mode is selected, this pin becomes the bidirectional data I/O pin (MOMI). Also, the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE = 0) or an output (BIDIROE = 1). If SPC0 = 1 and slave mode is selected, this pin is not used by the SPI and reverts to being a general-purpose port I/O pin.

# 20.2.3 MISO — Master Data In, Slave Data Out

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data input. When the SPI is enabled as a slave and SPC0 = 0, this pin is the serial data output. If SPC0 = 1 to select single-wire bidirectional mode, and slave mode is selected, this pin becomes the bidirectional data I/O pin (SISO) and the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE = 0) or an output (BIDIROE = 1). If SPC0 = 1 and master mode is selected, this pin is not used by the SPI and reverts to being a general-purpose port I/O pin.

# 20.2.4 SS — Slave Select

When the SPI is enabled as a slave, this pin is the low-true slave select input. When the SPI is enabled as a master and mode fault enable is off (MODFEN = 0), this pin is not used by the SPI and reverts to being a general-purpose port I/O pin. When the SPI is enabled as a master and MODFEN = 1, the slave select output enable bit determines whether this pin acts as the mode fault input (SSOE = 0) or as the slave select output (SSOE = 1).

# 20.3 Register Definition

The SPI has above 8-bit registers to select SPI options, control baud rate, report SPI status, hold an SPI data match value, and for transmit/receive data.

Refer to the direct-page register summary in the Memory chapter of this data sheet for the absolute address assignments for all SPI registers. This section refers to registers and control bits only by their names, and a Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

# 20.3.1 SPI Control Register 1 (SPIxC1)

This read/write register includes the SPI enable control, interrupt enables, and configuration options.



Figure 20-4. SPI Control Register 1 (SPIxC1)

| Table 20-1. | SPIxC1 | Field | Descriptions |
|-------------|--------|-------|--------------|
|             |        |       |              |

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>SPIE  | FIFOMODE=0<br>SPI Interrupt Enable (for SPRF and MODF) — This is the interrupt enable for SPI receive buffer full (SPRF) and mode fault (MODF) events.<br>0 Interrupts from SPRF and MODF inhibited (use polling)<br>1 When SPRF or MODF is 1, request a hardware interrupt                                                                                                                                                                                                        |
|            | FIFOMODE=1<br>SPI Read FIFO Full Interrupt Enable — This bit when set enables the SPI to interrupt the CPU when the<br>Receive FIFO is full. An interrupt will occur when SPRF flag is set or MODF is set.<br>0 Read FIFO Full Interrupts are disabled<br>1 Read FIFO Full Interrupts are enabled                                                                                                                                                                                  |
| 6<br>SPE   | <ul> <li>SPI System Enable — This bit enables the SPI system and dedicates the SPI port pins to SPI system functions.</li> <li>If SPE is cleared, SPI is disabled and forced into idle state, and all status bits in the SPIxS register are reset.</li> <li>SPI system inactive</li> <li>SPI system enabled</li> </ul>                                                                                                                                                             |
| 5<br>SPTIE | SPI Transmit Interrupt Enable —<br>FIFOMODE=0<br>This is the interrupt enable bit for SPI transmit buffer empty (SPTEF). An interrupt occurs when the SPI transmit<br>buffer is empty (SPTEF is set)                                                                                                                                                                                                                                                                               |
|            | FIFOMODE=1<br>This is the interrupt enable bit for SPI transmit FIFO empty (SPTEF). An interrupt occurs when the SPI transmit<br>FIFO is empty (SPTEF is set)                                                                                                                                                                                                                                                                                                                      |
|            | <ol> <li>Interrupts from SPTEF inhibited (use polling)</li> <li>When SPTEF is 1, hardware interrupt requested</li> </ol>                                                                                                                                                                                                                                                                                                                                                           |
| 4<br>MSTR  | Master/Slave Mode Select — This bit selects master or slave mode operation.0 SPI module configured as a slave SPI device1 SPI module configured as a master SPI device                                                                                                                                                                                                                                                                                                             |
| 3<br>CPOL  | <ul> <li>Clock Polarity — This bit selects an inverted or non-inverted SPI clock. To transmit data between SPI modules, the SPI modules must have identical CPOL values.</li> <li>This bit effectively places an inverter in series with the clock signal from a master SPI or to a slave SPI device.</li> <li>Refer to Section 20.4.4, "SPI Clock Formats" for more details.</li> <li>0 Active-high SPI clock (idles low)</li> <li>1 Active-low SPI clock (idles high)</li> </ul> |
| 2<br>CPHA  | <ul> <li>Clock Phase — This bit selects one of two clock formats for different kinds of synchronous serial peripheral devices. Refer to Section 20.4.4, "SPI Clock Formats" for more details.</li> <li>0 First edge on SPSCK occurs at the middle of the first cycle of a data transfer</li> <li>1 First edge on SPSCK occurs at the start of the first cycle of a data transfer</li> </ul>                                                                                        |
| 1<br>SSOE  | Slave Select Output Enable — This bit is used in combination with the mode fault enable (MODFEN) bit in SPIxC2 and the master/slave (MSTR) control bit to determine the function of the SS pin as shown in Table 20-2.                                                                                                                                                                                                                                                             |
| 0<br>LSBFE | <ul> <li>LSB First (Shifter Direction) — This bit does not affect the position of the MSB and LSB in the data register.</li> <li>Reads and writes of the data register always have the MSB in bit 7 (or bit 15 in 16-bit mode).</li> <li>SPI serial data transfers start with most significant bit</li> <li>SPI serial data transfers start with least significant bit</li> </ul>                                                                                                  |

| MODFEN | SSOE | Master Mode                   | Slave Mode         |
|--------|------|-------------------------------|--------------------|
| 0      | 0    | General-purpose I/O (not SPI) | Slave select input |
| 0      | 1    | General-purpose I/O (not SPI) | Slave select input |
| 1      | 0    | SS input for mode fault       | Slave select input |
| 1      | 1    | Automatic SS output           | Slave select input |

Table 20-2. SS Pin Function

# 20.3.2 SPI Control Register 2 (SPIxC2)

This read/write register is used to control optional features of the SPI system. Bits 6, 5 and 2 are not implemented and always read 0.



### Figure 20-5. SPI Control Register 2 (SPIxC2)

#### Table 20-3. SPIxC2 Register Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>SPMIE   | <ul> <li>SPI Match Interrupt Enable — This is the interrupt enable for the SPI receive data buffer hardware match (SPMF) function.</li> <li>Interrupts from SPMF inhibited (use polling).</li> <li>When SPMF = 1, requests a hardware interrupt.</li> </ul>                                                                                                                                                                                                                                                                                                  |
| 4<br>MODFEN  | Master Mode-Fault Function EnableWhen the SPI is configured for slave mode, this bit has no meaning or<br>effect. (The SS pin is the slave select input.) In master mode, this bit determines how the SS pin is used (refer to<br>Table 20-2 for details)0Mode fault function disabled, master SS pin reverts to general-purpose I/O not controlled by SPI<br>11Mode fault function enabled, master SS pin acts as the mode fault input or the slave select output                                                                                           |
| 3<br>BIDIROE | <b>Bidirectional Mode Output Enable</b> — When bidirectional mode is enabled by SPI pin control 0 (SPC0) = 1,<br>BIDIROE determines whether the SPI data output driver is enabled to the single bidirectional SPI I/O pin.<br>Depending on whether the SPI is configured as a master or a slave, it uses either the MOSI (MOMI) or MISO<br>(SISO) pin, respectively, as the single SPI data I/O pin. When SPC0 = 0, BIDIROE has no meaning or effect.<br>0 Output driver disabled so SPI data I/O pin acts as an input<br>1 SPI I/O pin enabled as an output |
| 1<br>SPISWAI | <ul> <li>SPI Stop in Wait Mode — This bit is used for power conservation while in wait.</li> <li>SPI clocks continue to operate in wait mode</li> <li>SPI clocks stop when the MCU enters wait mode</li> </ul>                                                                                                                                                                                                                                                                                                                                               |
| 0<br>SPC0    | <ul> <li>SPI Pin Control 0 — This bit enables bidirectional pin configurations as shown in Table 20-4.</li> <li>SPI uses separate pins for data input and data output.</li> <li>SPI configured for single-wire bidirectional operation.</li> </ul>                                                                                                                                                                                                                                                                                                           |

| Pin Mode                | SPC0                     | BIDIROE | MISO                 | MOSI                 |  |  |  |
|-------------------------|--------------------------|---------|----------------------|----------------------|--|--|--|
|                         | Master Mode of Operation |         |                      |                      |  |  |  |
| Normal                  | 0                        | Х       | Master In            | Master Out           |  |  |  |
| Bidirectional           | 1                        | 0       | MISO not used by SPI | Master In            |  |  |  |
|                         |                          | 1       |                      | Master I/O           |  |  |  |
| Slave Mode of Operation |                          |         |                      |                      |  |  |  |
| Normal                  | 0                        | Х       | Slave Out            | Slave In             |  |  |  |
| Bidirectional           | 1                        | 0       | Slave In             | MOSI not used by SPI |  |  |  |
|                         |                          | 1       | Slave /O             | 1                    |  |  |  |

#### Table 20-4. Bidirectional Pin Configurations

#### 20.3.3 SPI Baud Rate Register (SPIxBR)

This register is used to set the prescaler and bit rate divisor for an SPI master. This register may be read or written at any time.

|       | 7 | 6                           | 5     | 4      | 3     | 2     | 1    | 0    |
|-------|---|-----------------------------|-------|--------|-------|-------|------|------|
| R     | 0 | SPPB2                       | SPPB1 | SPPBO  | SPB3  | SPB2  | SPB1 | SPB0 |
| W     |   | OTTTL                       | OFFIC | 011110 | 01110 | OTTIZ | Orm  | orno |
| Reset | 0 | 0                           | 0     | 0      | 0     | 0     | 0    | 0    |
|       |   | = Unimplemented or Reserved |       |        |       |       |      |      |

#### Figure 20-6. SPI Baud Rate Register (SPIxBR)

#### Table 20-5. SPIxBR Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                                                                                            |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:4<br>SPPR[2:0] | <b>SPI Baud Rate Prescale Divisor</b> — This 3-bit field selects one of eight divisors for the SPI baud rate prescaler as shown in Table 20-6. The input to this prescaler is the bus rate clock (BUSCLK). The output of this prescaler drives the input of the SPI baud rate divider (see Figure 20-12). See Section 20.4.5, "SPI Baud Rate Generation," for details. |
| 3:0<br>SPR[3:0]  | <b>SPI Baud Rate Divisor</b> — This 4-bit field selects one of nine divisors for the SPI baud rate divider as shown in Table 20-7. The input to this divider comes from the SPI baud rate prescaler (see Figure 20-12). See Section 20.4.5, "SPI Baud Rate Generation," for details.                                                                                   |

| SPPR2:SPPR1:SPPR0 | Prescaler Divisor |
|-------------------|-------------------|
| 0:0:0             | 1                 |
| 0:0:1             | 2                 |
| 0:1:0             | 3                 |
| 0:1:1             | 4                 |
| 1:0:0             | 5                 |
| 1:0:1             | 6                 |
| 1:1:0             | 7                 |
| 1:1:1             | 8                 |

#### Table 20-6. SPI Baud Rate Prescaler Divisor

#### Table 20-7. SPI Baud Rate Divisor

| SPR3:SPR2:SPR1:SPR0    | Rate Divisor |
|------------------------|--------------|
| 0:0:0:0                | 2            |
| 0:0:0:1                | 4            |
| 0:0:1:0                | 8            |
| 0:0:1:1                | 16           |
| 0:1:0:0                | 32           |
| 0:1:0:1                | 64           |
| 0:1:1:0                | 128          |
| 0:1:1:1                | 256          |
| 1:0:0:0                | 512          |
| All other combinations | Reserved     |

## 20.3.4 SPI Status Register (SPIxS)

This register has four read-only status bits. Bits 3 through 0 are not implemented and always read 0. Writes have no meaning or effect.



Figure 20-7. SPI Status Register (SPIxS)

1

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>SPRF  | <ul> <li>SPI Read Buffer Full Flag — SPRF is set at the completion of an SPI transfer to indicate that received data may be read from the SPI data register (SPIxD). SPRF is cleared by reading SPRF while it is set, then reading the SPI data register.</li> <li>0 No data available in the receive data buffer.</li> <li>1 Data available in the receive data buffer.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6<br>SPMF  | <ul> <li>SPI Match Flag — SPMF is set after SPRF = 1 when the value in the receive data buffer matches the value in SPIxMR. To clear the flag, read SPMF when it is set, then write a 1 to it.</li> <li>Value in the receive data buffer does not match the value in SPIxMR registers.</li> <li>Value in the receive data buffer matches the value in SPIxMR registers.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5<br>SPTEF | SPI Transmit Buffer Empty Flag — This bit is set when the transmit data buffer is empty. It is cleared by reading SPIxS with SPTEF set, followed by writing a data value to the transmit buffer at SPIxD. SPIxS must be read with SPTEF = 1 before writing data to SPIxD or the SPIxD write will be ignored. SPTEF is automatically set when all data from the transmit buffer transfers into the transmit shift register. For an idle SPI, data written to SPIxD is transferred to the shifter almost immediately so SPTEF is set within two bus cycles allowing a second data to be queued into the transmit buffer. After completion of the transfer of the data in the shift register, the queued data from the transmit buffer will automatically move to the shifter and SPTEF will be set to indicate there is room for new data in the transmit buffer. If no new data is waiting in the transmit buffer, SPTEF simply remains set and no data moves from the buffer not empty 1 SPI transmit buffer not empty |
| 4<br>MODF  | Master Mode Fault Flag — MODF is setif the SPI is configured as a master and the slave select input goes low, indicating some other SPI device is also configured as a master. The SS pin acts as a mode fault error input only when MSTR = 1, MODFEN = 1, and SSOE = 0; otherwise, MODF will never be set. MODF is cleared by reading MODF while it is 1, then writing to SPI control register 1 (SPIxC1).<br>0 No mode fault error<br>1 Mode fault error detected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## 20.3.5 SPI Data Register



Figure 20-8. SPI Data Register(SPIxD)

The SPI data register is both the input and output register for SPI data. A write to this register writes to the transmit data buffer, allowing data to be queued and transmitted.

When the SPI is configured as a master, data queued in the transmit data buffer is transmitted immediately after the previous transmission has completed.

The SPI transmit buffer empty flag (SPTEF) in the SPIxS register indicates when the transmit data buffer is ready to accept new data. SPIxS must be read when SPTEF is set before writing to the SPI data register, or the write will be ignored.

Data may be read from SPIxD any time after SPRF is set and before another transfer is finished. Failure to read the data out of the receive data buffer before a new transfer ends causes a receive overrun condition and the data from the new transfer is lost.

# 20.3.6 SPI Match Register

This register contains the hardware compare value, which sets the SPI match flag (SPMF) when the value received in the SPI receive data buffer equals the value in the SPIxMR register.



# 20.4 Functional Description

## 20.4.1 General

The SPI system is enabled by setting the SPI enable (SPE) bit in SPI Control Register 1. While the SPE bit is set, the four associated SPI port pins are dedicated to the SPI function as:

- Slave select  $(\overline{SS})$
- Serial clock (SPSCK)
- Master out/slave in (MOSI)
- Master in/slave out (MISO)

An SPI transfer is initiated in the master SPI device by reading the SPI status register (SPIxS) when SPTEF = 1 and then writing data to the transmit data buffer (write to SPIxD). When a transfer is complete, received data is moved into the receive data buffer. The SPIxD register acts as the SPI receive data buffer for reads and as the SPI transmit data buffer for writes.

The clock phase control bit (CPHA) and a clock polarity control bit (CPOL) in the SPI Control Register 1 (SPIxC1) select one of four possible clock formats to be used by the SPI system. The CPOL bit simply selects a non-inverted or inverted clock. The CPHA bit is used to accommodate two fundamentally different protocols by sampling data on odd numbered SPSCK edges or on even numbered SPSCK edges.

The SPI can be configured to operate as a master or as a slave. When the MSTR bit in SPI control register 1 is set, master mode is selected, when the MSTR bit is clear, slave mode is selected.

# 20.4.2 Master Mode

The SPI operates in master mode when the MSTR bit is set. Only a master SPI module can initiate transmissions. A transmission begins by reading the SPIxS register while SPTEF = 1 and writing to the master SPI data registers. If the shift register is empty, the byte immediately transfers to the shift register. The data begins shifting out on the MOSI pin under the control of the serial clock.

• SPSCK

The SPR3, SPR2, SPR1, and SPR0 baud rate selection bits in conjunction with the SPPR2, SPPR1, and SPPR0 baud rate preselection bits in the SPI Baud Rate register control the baud rate generator and determine the speed of the transmission. The SPSCK pin is the SPI clock output. Through the SPSCK pin, the baud rate generator of the master controls the shift register of the slave peripheral.

• MOSI, MISO pin

In master mode, the function of the serial data output pin (MOSI) and the serial data input pin (MISO) is determined by the SPC0 and BIDIROE control bits.

•  $\overline{SS}$  pin

If MODFEN and SSOE bit are set, the  $\overline{SS}$  pin is configured as slave select output. The  $\overline{SS}$  output becomes low during each transmission and is high when the SPI is in idle state.

If MODFEN is set and SSOE is cleared, the  $\overline{SS}$  pin is configured as input for detecting mode fault error. If the  $\overline{SS}$  input becomes low this indicates a mode fault error where another master tries to drive the MOSI and SPSCK lines. In this case, the SPI immediately switches to slave mode, by clearing the MSTR bit and also disables the slave output buffer MISO (or SISO in bidirectional mode). So the result is that all outputs are disabled and SPSCK, MOSI and MISO are inputs. If a transmission is in progress when the mode fault occurs, the transmission is aborted and the SPI is forced into idle state.

This mode fault error also sets the mode fault (MODF) flag in the SPI Status Register (SPIxS). If the SPI interrupt enable bit (SPIE) is set when the MODF flag gets set, then an SPI interrupt sequence is also requested.

When a write to the SPI Data Register in the master occurs, there is a half SPSCK-cycle delay. After the delay, SPSCK is started within the master. The rest of the transfer operation differs slightly, depending on the clock format specified by the SPI clock phase bit, CPHA, in SPI Control Register 1 (see Section 20.4.4, "SPI Clock Formats).

## NOTE

A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0, BIDIROE with SPC0 set, SPPR2-SPPR0 and SPR3-SPR0 in master mode will abort a transmission in progress and force the SPI into idle state. The remote slave cannot detect this, therefore the master has to ensure that the remote slave is set back to idle state.

# 20.4.3 Slave Mode

The SPI operates in slave mode when the MSTR bit in SPI Control Register1 is clear.

• SPSCK

In slave mode, SPSCK is the SPI clock input from the master.

• MISO, MOSI pin

In slave mode, the function of the serial data output pin (MISO) and serial data input pin (MOSI) is determined by the SPC0 bit and BIDIROE bit in SPI Control Register 2.

•  $\overline{SS}$  pin

The  $\overline{SS}$  pin is the slave select input. Before a data transmission occurs, the  $\overline{SS}$  pin of the slave SPI must be low.  $\overline{SS}$  must remain low until the transmission is complete. If  $\overline{SS}$  goes high, the SPI is forced into idle state.

The  $\overline{SS}$  input also controls the serial data output pin, if  $\overline{SS}$  is high (not selected), the serial data output pin is high impedance, and, if  $\overline{SS}$  is low the first bit in the SPI Data Register is driven out of the serial data output pin. Also, if the slave is not selected ( $\overline{SS}$  is high), then the SPSCK input is ignored and no internal shifting of the SPI shift register takes place.

Although the SPI is capable of duplex operation, some SPI peripherals are capable of only receiving SPI data in a slave mode. For these simpler devices, there is no serial data out pin.

### NOTE

When peripherals with duplex capability are used, take care not to simultaneously enable two receivers whose serial outputs drive the same system slave's serial data output line.

As long as no more than one slave device drives the system slave's serial data output line, it is possible for several slaves to receive the same transmission from a master, although the master would not receive return information from all of the receiving slaves.

If the CPHA bit in SPI Control Register 1 is clear, odd numbered edges on the SPSCK input cause the data at the serial data input pin to be latched. Even numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit.

If the CPHA bit is set, even numbered edges on the SPSCK input cause the data at the serial data input pin to be latched. Odd numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit.

When CPHA is set, the first edge is used to get the first data bit onto the serial data output pin. When CPHA is clear and the  $\overline{SS}$  input is low (slave selected), the first bit of the SPI data is driven out of the serial data output pin. After the eighth shift, the transfer is considered complete and the received data is transferred into the SPI data registers. To indicate transfer is complete, the SPRF flag in the SPI Status Register is set.

### NOTE

A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0 and BIDIROE with SPC0 setin slave mode will corrupt a transmission in progress and has to be avoided.

# 20.4.4 SPI Clock Formats

To accommodate a wide variety of synchronous serial peripherals from different manufacturers, the SPI system has a clock polarity (CPOL) bit and a clock phase (CPHA) control bit to select one of four clock formats for data transfers. CPOL selectively inserts an inverter in series with the clock. CPHA chooses between two different clock phase relationships between the clock and data.

Figure 20-10 shows the clock formats when CPHA = 1. At the top of the figure, the eight bit times are shown for reference with bit 1 starting at the first SPSCK edge and bit 8 ending one-half SPSCK cycle after the eighth SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting in LSBFE. Both variations of SPSCK polarity are shown, but only one of these waveforms applies for a specific transfer, depending on the value in CPOL. The SAMPLE IN waveform applies to the MOSI input of a slave or the MISO input of a master. The MOSI waveform applies to the MOSI output pin from a master and the MISO waveform applies to the MISO output from a slave. The  $\overline{SS}$  OUT waveform applies to the slave select output from a master (provided MODFEN and SSOE = 1). The master  $\overline{SS}$  output goes to active low one-half SPSCK cycle before the start of the transfer and goes back high at the end of the eighth bit time of the transfer. The  $\overline{SS}$  IN waveform applies to the slave select input of a slave.

Chapter 20. 8-bit Serial Peripheral Interface 2 (S08SPI8V5)





When CPHA = 1, the slave begins to drive its MISO output when  $\overline{SS}$  goes to active low, but the data is not defined until the first SPSCK edge. The first SPSCK edge shifts the first bit of data from the shifter onto the MOSI output of the master and the MISO output of the slave. The next SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the third SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled, and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively. When CPHA = 1, the slave's  $\overline{SS}$  input is not required to go to its inactive high level between transfers.

Figure 20-11 shows the clock formats when CPHA = 0. At the top of the figure, the eight bit times are shown for reference with bit 1 starting as the slave is selected ( $\overline{SS}$  IN goes low), and bit 8 ends at the last SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting in LSBFE. Both variations of SPSCK polarity are shown, but only one of these waveforms applies for a specific transfer, depending on the value in CPOL. The SAMPLE IN waveform applies to the MOSI input of a slave or the MISO input of a master. The MOSI waveform applies to the MOSI output pin from a master and the MISO waveform applies to the MISO output from a slave. The  $\overline{SS}$  OUT waveform applies to the slave select output from a master (provided MODFEN and SSOE = 1). The master  $\overline{SS}$  output goes to active low at the start of the first bit time of the transfer and goes back high one-half SPSCK cycle after



the end of the eighth bit time of the transfer. The  $\overline{SS}$  IN waveform applies to the slave select input of a slave.

Figure 20-11. SPI Clock Formats (CPHA = 0)

When CPHA = 0, the slave begins to drive its MISO output with the first data bit value (MSB or LSB depending on LSBFE) when  $\overline{SS}$  goes to active low. The first SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the second SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively. When CPHA = 0, the slave's  $\overline{SS}$  input must go to its inactive high level between transfers.

# 20.4.5 SPI Baud Rate Generation

As shown in Figure 20-12, the clock source for the SPI baud rate generator is the bus clock. The three prescale bits (SPPR2:SPPR1:SPPR0) choose a prescale divisor of 1, 2, 3, 4, 5, 6, 7, or 8. The three rate select bits (SPR3:SPR2:SPR1:SPR0) divide the output of the prescaler stage by 2, 4, 8, 16, 32, 64, 128, 256 or 512 to get the internal SPI master mode bit-rate clock.

The baud rate generator is activated only when the SPI is in the master mode and a serial transfer is taking place. In the other cases, the divider is disabled to decrease  $I_{DD}$  current.

#### Chapter 20. 8-bit Serial Peripheral Interface 2 (S08SPI8V5)

The baud rate divisor equation is as follows except those reserved combinations in Table 20-7:

BaudRateDivisor =  $(SPPR + 1) \bullet 2^{(SPR + 1)}$ 

The baud rate can be calculated with the following equation:

Baud Rate = BusClock/BaudRateDivisor



Figure 20-12. SPI Baud Rate Generation

## 20.4.6 Special Features

## 20.4.6.1 **SS** Output

The  $\overline{SS}$  output feature automatically drives the  $\overline{SS}$  pin low during transmission to select external devices and drives it high during idle to deselect external devices. When  $\overline{SS}$  output is selected, the  $\overline{SS}$  output pin is connected to the  $\overline{SS}$  input pin of the external device.

The  $\overline{SS}$  output is available only in master mode during normal SPI operation by asserting the SSOE and MODFEN bits as shown in Table 20-2.

The mode fault feature is disabled while  $\overline{SS}$  output is enabled.

#### NOTE

Care must be taken when using the  $\overline{SS}$  output feature in a multi-master system since the mode fault feature is not available for detecting system errors between masters.

## 20.4.6.2 Bidirectional Mode (MOMI or SISO)

The bidirectional mode is selected when the SPC0 bit is set in SPI Control Register 2 (see Section Table 20-9., "Normal Mode and Bidirectional Mode.") In this mode, the SPI uses only one serial data pin for the interface with external device(s). The MSTR bit decides which pin to use. The MOSI pin becomes the serial data I/O (MOMI) pin for the master mode, and the MISO pin becomes serial data I/O (SISO) pin for the slave mode. The MISO pin in master mode and MOSI pin in slave mode are not used by the SPI.



#### Table 20-9. Normal Mode and Bidirectional Mode

The direction of each serial I/O pin depends on the BIDIROE bit. If the pin is configured as an output, serial data from the shift register is driven out on the pin. The same pin is also the serial input to the shift register.

The SPSCK is output for the master mode and input for the slave mode.

The  $\overline{SS}$  is the input or output for the master mode, and it is always the input for the slave mode.

The bidirectional mode does not affect SPSCK and  $\overline{SS}$  functions.

### NOTE

In bidirectional master mode, with mode fault enabled, both data pins MISO and MOSI can be occupied by the SPI, though MOSI is normally used for transmissions in bidirectional mode and MISO is not used by the SPI. If a mode fault occurs, the SPI is automatically switched to slave mode, in this case MISO becomes occupied by the SPI and MOSI is not used. This has to be considered, if the MISO pin is used for another purpose.

# 20.4.7 Error Conditions

The SPI has one error condition:

• Mode fault error

## 20.4.7.1 Mode Fault Error

If the  $\overline{SS}$  input becomes low while the SPI is configured as a master, it indicates a system error where more than one master may be trying to drive the MOSI and SPSCK lines simultaneously. This condition is not

#### Chapter 20. 8-bit Serial Peripheral Interface 2 (S08SPI8V5)

permitted in normal operation, and the MODF bit in the SPI status register is set automatically provided the MODFEN bit is set.

In the special case where the SPI is in master mode and MODFEN bit is cleared, the  $\overline{SS}$  pin is not used by the SPI. In this special case, the mode fault error function is inhibited and MODF remains cleared. In case the SPI system is configured as a slave, the  $\overline{SS}$  pin is a dedicated input pin. Mode fault error doesn't occur in slave mode.

If a mode fault error occurs the SPI is switched to slave mode, with the exception that the slave output buffer is disabled. So SPSCK, MISO and MOSI pins are forced to be high impedance inputs to avoid any possibility of conflict with another output driver. A transmission in progress is aborted and the SPI is forced into idle state.

If the mode fault error occurs in the bidirectional mode for a SPI system configured in master mode, output enable of the MOMI (MOSI in bidirectional mode) is cleared if it was set. No mode fault error occurs in the bidirectional mode for the SPI system configured in slave mode.

The mode fault flag is cleared automatically by a read of the SPI Status Register (with MODF set) followed by a write to SPI Control Register 1. If the mode fault flag is cleared, the SPI becomes a normal master or slave again.

# 20.4.8 Low-power Mode Options

## 20.4.8.1 SPI in Run Mode

In run mode with the SPI system enable (SPE) bit in the SPI control register clear, the SPI system is in a low-power, disabled state. SPI registers can still be accessed, but clocks to the core of this module are disabled.

## 20.4.8.2 SPI in Wait Mode

SPI operation in wait mode depends upon the state of the SPISWAI bit in SPI Control Register 2.

- If SPISWAI is clear, the SPI operates normally when the CPU is in wait mode
- If SPISWAI is set, SPI clock generation ceases and the SPI module enters a power conservation state when the CPU is in wait mode.
  - If SPISWAI is set and the SPI is configured for master, any transmission and reception in progress stops at wait mode entry. The transmission and reception resumes when the SPI exits wait mode.
  - If SPISWAI is set and the SPI is configured as a slave, any transmission and reception in progress continues if the SPSCK continues to be driven from the master. This keeps the slave synchronized to the master and the SPSCK.

If the master transmits data while the slave is in wait mode, the slave will continue to send out data consistent with the operation mode at the start of wait mode (i.e., if the slave is currently sending its SPIxD to the master, it will continue to send the same byte. Otherwise, if the slave is currently sending the last data received byte from the master, it will continue to send each previously receive data from the master byte).

### NOTE

Care must be taken when expecting data from a master while the slave is in wait or stop3 mode. Even though the shift register will continue to operate, the rest of the SPI is shut down (i.e. a SPRF interrupt will not be generated until exiting stop or wait mode). Also, the data from the shift register will not be copied into the SPIxD registers until after the slave SPI has exited wait or stop mode. A SPRF flag and SPIxD copy is only generated if wait mode is entered or exited during a tranmission. If the slave enters wait mode in idle mode and exits wait mode in idle mode, neither a SPRF nor a SPIxD copy will occur.

## 20.4.8.3 SPI in Stop Mode

Stop3 mode is dependent on the SPI system. Upon entry to stop3 mode, the SPI module clock is disabled (held high or low). If the SPI is in master mode and exchanging data when the CPU enters stop mode, the transmission is frozen until the CPU exits stop mode. After stop, data to and from the external SPI is exchanged correctly. In slave mode, the SPI will stay synchronized with the master.

The stop mode is not dependent on the SPISWAI bit.

In all other stop modes, the SPI module is completely disabled. After stop, all registers are reset to their default values, and the SPI module must be re-initialized.

## 20.4.8.4 Reset

The reset values of registers and signals are described in Section 20.3, "Register Definition." which details the registers and their bit-fields.

- If a data transmission occurs in slave mode after reset without a write to SPIxD, it will transmit garbage, or the data last received from the master before the reset.
- Reading from the SPIxD after reset will always read zeros.

## 20.4.8.5 Interrupts

The SPI only originates interrupt requests when the SPI is enabled (SPE bit in SPIxC1 set). The following is a description of how the SPI makes a request and how the MCU should acknowledge that request. The interrupt vector offset and interrupt priority are chip dependent.

# 20.4.9 SPI Interrupts

There are four flag bits, three interrupt mask bits, and one interrupt vector associated with the SPI system. The SPI interrupt enable mask (SPIE) enables interrupts from the SPI receiver full flag (SPRF) and mode fault flag (MODF). The SPI transmit interrupt enable mask (SPTIE) enables interrupts from the SPI transmit buffer empty flag (SPTEF). The SPI match interrupt enable mask bit (SPIMIE) enables interrupts from the SPI match flag (SPMF). When one of the flag bits is set, and the associated interrupt mask bit is set, a hardware interrupt request is sent to the CPU. If the interrupt mask bits are cleared, software can poll the associated flag bits instead of using interrupts. The SPI interrupt service routine (ISR) should check

#### Chapter 20. 8-bit Serial Peripheral Interface 2 (S08SPI8V5)

the flag bits to determine what event caused the interrupt. The service routine should also clear the flag bit(s) before returning from the ISR (usually near the beginning of the ISR).

## 20.4.9.1 MODF

MODF occurs when the master detects an error on the  $\overline{SS}$  pin. The master SPI must be configured for the MODF feature (see Table 20-2). Once MODF is set, the current transfer is aborted and the following bit is changed:

• MSTR=0, The master bit in SPIxC1 resets.

The MODF interrupt is reflected in the status register MODF flag. Clearing the flag will also clear the interrupt. This interrupt will stay active while the MODF flag is set. MODF has an automatic clearing process which is described in Section 20.3.4, "SPI Status Register (SPIxS)."

## 20.4.9.2 SPRF

SPRF occurs when new data has been received and copied to the SPI receive data buffer. Once SPRF is set, it does not clear until it is serviced. SPRF has an automatic clearing process which is described in Section 20.3.4, "SPI Status Register (SPIxS)." In the event that the SPRF is not serviced before the end of the next transfer (i.e. SPRF remains active throughout another transfer), the latter transfers will be ignored and no new data will be copied into the SPIxD.

## 20.4.9.3 SPTEF

SPTEF occurs when the SPI transmit buffer is ready to accept new data. Once SPTEF is set, it does not clear until it is serviced. SPTEF has an automatic clearing process which is described in Section 20.3.4, "SPI Status Register (SPIxS).

### 20.4.9.4 SPMF

SPMF occurs when the data in the receive data buffer is equal to the data in the SPI match register.

# 20.5 Initialization/Application Information

## 20.5.1 SPI Module Initialization Example

### 20.5.1.1 Initialization Sequence

Before the SPI module can be used for communication, an initialization procedure must be carried out, as follows:

1. Update control register 1 (SPIxC1) to enable the SPI and to control interrupt enables. This register also sets the SPI as master or slave, determines clock phase and polarity, and configures the main SPI options.

- 2. Update control register 2 (SPIxC2) to enable additional SPI functions such as the SPI match interrupt feature, the master mode-fault function, and bidirectional mode output and other optional features are controlled here as well.
- 3. Update the baud rate register (SPIxBR) to set the prescaler and bit rate divisor for an SPI master.
- 4. Update the hardware match register (SPIxMR) with the value to be compared to the receive data register for triggering an interrupt if hardware match interrupts are enabled.
- 5. In the master, read SPIxS while SPTEF = 1, and then write to the transmit data register (SPIxD) to begin transfer.

### 20.5.1.2 Pseudo—Code Example

In this example, the SPI module will be set up for master mode with only hardware match interrupts enabled. The SPI will run at a maximum baud rate of bus clock divided by 2. Clock phase and polarity will be set for an active-high SPI clock where the first edge on SPSCK occurs at the start of the first cycle of a data transfer.

#### SPIxC1=0x54(%01010100)

| Bit 7 | SPIE  | = 0 | Disables receive and mode fault interrupts                             |
|-------|-------|-----|------------------------------------------------------------------------|
| Bit 6 | SPE   | = 1 | Enables the SPI system                                                 |
| Bit 5 | SPTIE | = 0 | Disables SPI transmit interrupts                                       |
| Bit 4 | MSTR  | = 1 | Sets the SPI module as a master SPI device                             |
| Bit 3 | CPOL  | = 0 | Configures SPI clock as active-high                                    |
| Bit 2 | CPHA  | = 1 | First edge on SPSCK at start of first data transfer cycle              |
| Bit 1 | SSOE  | = 0 | Determines $\overline{\text{SS}}$ pin function when mode fault enabled |
| Bit 0 | LSBFE | = 0 | SPI serial data transfers start with most significant bit              |

#### SPIxC2 = 0x80(%1000000)

| Bit 7 | SPMIE   | = 1 | SPI hardware match interrupt enabled         |
|-------|---------|-----|----------------------------------------------|
| Bit 6 |         | = 0 | Unimplemented                                |
| Bit 5 |         | = 0 | Unimplemented                                |
| Bit 4 | MODFEN  | = 0 | Disables mode fault function                 |
| Bit 3 | BIDIROE | = 0 | SPI data I/O pin acts as input               |
| Bit 2 |         | = 0 | Unimplemented                                |
| Bit 1 | SPISWAI | = 0 | SPI clocks operate in wait mode              |
| Bit 0 | SPC0    | = 0 | uses separate pins for data input and output |

#### SPIxBR = 0x00(%0000000)

| Bit 7   | = 0    | Unimplemented               |
|---------|--------|-----------------------------|
| Bit 6:4 | = 000  | Sets prescale divisor to 1  |
| Bit 3:0 | = 0000 | Sets baud rate divisor to 2 |

Chapter 20. 8-bit Serial Peripheral Interface 2 (S08SPI8V5)

#### SPIxS = 0x00(%0000000)

| Bit 7   | SPRF  | = 0 | Flag is set when receive data buffer is full   |
|---------|-------|-----|------------------------------------------------|
| Bit 6   | SPMF  | = 0 | Flag is set when SPIMR = receive data buffer   |
| Bit 5   | SPTEF | = 0 | Flag is set when transmit data buffer is empty |
| Bit 4   | MODF  | = 0 | Mode fault flag for master mode                |
| Bit 3:0 |       | = 0 | Unimplemented                                  |

#### SPIxMR = 0xXX

Holds bits 0–7 of the hardware match buffer.

#### SPIxD = 0xxx

Holds bits 0–7 of the data to be transmitted by the transmit buffer and received by the receive buffer.

Chapter 20. 8-bit Serial Peripheral Interface 2 (S08SPI8V5)



Figure 20-13. Initialization Flowchart Example for SPI Master Device

Chapter 20. 8-bit Serial Peripheral Interface 2 (S08SPI8V5)
# Chapter 21 Time Of Day Module (S08TODV1)

# 21.1 Introduction

The time of day module (TOD) consists of one 8-bit counter, one 6-bit match register, several binary-based and decimal-based prescaler dividers, three clock source options, and one interrupt that can be used for quarter second, one second and match conditions. This module can be used for time-of-day, calendar or any task scheduling functions. It can also serve as a cyclic wake up from low-power modes without the need of external components.

## 21.1.1 TOD Clock Sources

The TOD module on MC9S08MM128 series can be clocked from the MCGIRCLK, XOSC1 or the LPO.

## 21.1.2 TOD Modes of Operation

All clock sources are available in all modes except stop2. The XOSC1 and LPO can be enabled as the clock source of the TOD in stop2.

## 21.1.3 TOD Status after Stop2 Wakeup

The registers associated with the TOD will be unaffected after a stop2 wakeup.

## 21.1.4 TOD Clock Gating

The bus clock to the TOD can be gated on and off using the TOD bit in SCGC2. This bit is set after any reset, which enables the bus clock to this module. To conserve power, the TOD bit can be cleared to disable the clock to this module when not in use. See Section 5.7.9, "System Clock Gating Control 2 Register (SCGC2)," for details.



### 21.1.5 Features

Time of day module features include:

- 8-bit counter register that increments every 0.25 seconds
- Prescaler that handles standard input frequencies
- Configurable interrupts
  - Quarter second
  - One second
  - Match
- Match functionality enabled by a control bit
- Counter reset on match to facilitate time-keeping software
- Operation in low-power modes: LPrun, wait, LPwait, stop3, and stop2
- Option to use internal 1 kHz low-power oscillator (LPO)
- TOD clock output (TODCLK)

### 21.1.6 Modes of Operation

The TOD module supports five low-power operation modes:

Table 21-1. TOD Operation Modes

| Mode   | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Stop2  | In stop2 mode the TOD module can use an external clock source or the internal 1 KHz LPO as an input.<br>The TOD clock input MCGIRCLK is not available in stop2 mode. In stop2 mode, all interrupt sources<br>(quarter second, 1 second, and match) are capable of waking the MCU from stop2 mode.<br>• If selected, the external clock source must be enabled to operate in stop mode. (EREFSTEN)<br>• If enabled, the TODCLK signal is generated.                                       |
| Stop3  | In stop3 mode the TOD module can use an external clock source, the internal 1 kHz LPO or MCGIRCLK as an input. In stop3 mode all interrupt sources (quarter second, 1 second, and match) are capable of waking the MCU from stop3 mode.<br>• If selected, the external clock source must be enabled to operate in stop mode. (EREFSTEN)<br>• If selected, the internal clock source must be enabled to operate in stop mode. (IREFSTEN)<br>• If enabled, the TODCLK signal is generated. |
| LPWait | In low-power wait mode the TOD reference clock continues to run. All interrupt sources (quarter second, 1 second, and match) are capable of waking the MCU from low-power wait mode.<br>If enabled, the TODCLK signal is generated.                                                                                                                                                                                                                                                      |
| Wait   | In wait mode the TOD reference clock continues to run. All interrupt sources (quarter second, 1 second, and match) are capable of waking the MCU from wait mode.<br>If enabled, the TODCLK signal is generated.                                                                                                                                                                                                                                                                          |
| LPRun  | In low-power run mode the TOD reference clock continues to run. All interrupt sources (quarter second, 1 second, and match) are capable of waking the MCU from low-power run mode.<br>If enabled, the TODCLK signal is generated.                                                                                                                                                                                                                                                        |

Chapter 21. Time Of Day Module (S08TODV1)

### 21.1.7 Block Diagram

Figure 21-2 is a block diagram of the TOD module.



Figure 21-2. TOD Block Diagram

# 21.2 External Signal Description

The TOD module can output TODCLK. This clock can be used by other modules.

Table 21-2. Signal Properties

| Name     | Function                                  |
|----------|-------------------------------------------|
| TODCLK   | Clock output to be used by other modules. |
| TODMTCHS | TOD match signal                          |

# 21.2.1 TOD Clock (TODCLK)

A clock can be provided for other modules. The TODPS bits are used to create the TOD clock. The TODCLKEN bit in the TODC register can enable or disable the TOD clock. If enabled, the TODCLK signal will be generated in low power modes.

# 21.2.2 TOD Match Signal (TODMTCHS)

The TOD module has output (TODMTCHS) that is set when the TOD match condition occurs. This output does not depend the value on the MTCHIE bit. For example, this output can be used to start an ADC conversion (ADC hardware trigger). This output is cleared automatically.

# 21.3 Register Descriptions

This section consists of register descriptions. Each description includes a standard register diagram. Details of register bit and field function follow the register diagrams, in bit order.

# 21.3.1 TOD Control Register (TODC)



Figure 21-3. TOD Control Register (TODC)

Read: anytime

Write:TODEN, TODR anytime.

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TODEN        | <ul> <li>Time of Day Enable— The TODEN bit enables the TOD module.</li> <li>0 TOD module disabled and the TODCNT is reset to \$00 and the 4 Hz generator is cleared.</li> <li>1 TOD module enabled.</li> </ul>                                                                                                                                                                                                                                                                                 |
| 6:5<br>TODCLKS    | <b>TOD Clock Source</b> — The TOD module has three possible clock sources. This bit field is used to select which clock source is the basis for the TOD. Do not change TODCLKS if TODEN = 1.<br>00 Selects the OSCOUT clock as the TOD clock source<br>01 1 kHz LPO as the TOD clock source<br>10 Selects the internal reference clock as the TOD clock source<br>11 Reserved                                                                                                                  |
| 4<br>TODR         | <ul> <li>TOD Reset— Reset the TOD counter to \$00 and the 4 Hz generator is cleared. When this bit is set, all TOD counts are cleared, allowing counting to begin at exactly \$00. This bit always reads as 0.</li> <li>0 No operation.</li> <li>1 TOD counter register reset to \$00.</li> </ul>                                                                                                                                                                                              |
| 3<br>TODCLKEN     | <ul> <li>TOD Clock Enable— The TODCLKEN bit enables the TOD clock, which can be used by other MCU peripherals.</li> <li>0 TOD clock output disabled.</li> <li>1 TOD clock output enabled.</li> </ul>                                                                                                                                                                                                                                                                                           |
| 2:0<br>TODPS[2:0] | TOD Prescaler Bits— The TOD prescaler bits are used to divide TOD reference clocks to create a 4 Hz<br>timebase. Do not change TODPS if TODEN = 1.<br>000 1kHz prescaler (Use for 1 kHz LPO)<br>001 Use for 32.768 kHz (TODCLK = 32.768kHz)<br>010 Use for 32 kHz (TODCLK = 32kHz)<br>011 Use for 38.4 kHz (TODCLK = 38.4kHz)<br>100 Use for 4.9152 MHz (TODCLK = 38.4 kHz)<br>101 Use for 4 MHz (TODCLK = 32kHz)<br>110 Use for 8 MHz (TODCLK = 32kHz)<br>111 Use for 16 MHz (TODCLK = 32kHz) |

#### Table 21-3. TODC Field Descriptions

## 21.3.2 TOD Status and Control Register (TODSC)



Figure 21-4. TOD Status Register (TODSC)

Read: anytime

Write: anytime

| Field       | Description                                                                                                                                                                                                                                                                                                                                                            |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>QSECF  | <ul> <li>Quarter-Second Interrupt Flag—QSECF indicates a quarter-second condition occurred. Write a 1 to QSECF to clear the interrupt flag .</li> <li>Quarter -second interrupt condition has not occurred.</li> <li>Quarter-second interrupt condition has occurred.</li> </ul>                                                                                       |
| 6<br>SECF   | <ul> <li>Second Interrupt Flag— SECF indicates a one-second condition occurred. Write a 1 to SECF to clear the interrupt flag.</li> <li>One-second interrupt condition has not occurred.</li> <li>One-second interrupt condition has occurred.</li> </ul>                                                                                                              |
| 5<br>MTCHF  | <ul> <li>Match Interrupt Flag— MTCHF indicates the match condition occurred. Write a 1 to the MTCHF to clear the interrupt flag.</li> <li>Match interrupt condition has not occurred.</li> <li>Match interrupt condition has occurred.</li> </ul>                                                                                                                      |
| 4<br>QSECIE | Quarter-Second Interrupt EnableEnables or disables quarter-second interrupt. The quarter-secondinterrupt occurs every time the TOD counter register increments.0Quarter-second interrupt disabled.1Quarter-second interrupt enabled.                                                                                                                                   |
| 3<br>SECIE  | <ul> <li>Second Interrupt Enable— Enables or disables one-second interrupt. The one-second interrupt occurs every fourth count of the TOD counter register.</li> <li>0 One-second interrupt disabled.</li> <li>1 One-second interrupt enabled.</li> </ul>                                                                                                              |
| 2<br>MTCHIE | <ul> <li>Match Interrupt Enable— Enables/disables the match interrupt. The match interrupt condition occurs when the match functionality is enabled (MTCHEN = 1) and the TOD counter register reaches the value in the match register</li> <li>Match interrupt disabled.</li> <li>Match interrupt enabled.</li> </ul>                                                  |
| 1<br>MTCHEN | <ul> <li>Match Function Enable— Enables/disables the match functionality. This bit must be set for the match interrupt to occur when the TOD counter register reaches the value in the match register. When a match occurs, the upper 6 bits of the counter register are reset to 0.</li> <li>0 Match function disabled.</li> <li>1 Match function enabled.</li> </ul> |
| 0<br>MTCHWC | <ul> <li>Match Write Complete— This bit indicates when writes to the match register have been completed. When the match register is written this bit is set, when the match register is completed this bit is cleared automatically.</li> <li>Last write to the TOD match register is comlete.</li> <li>Write to the TOD match register is not complete.</li> </ul>    |

# 21.3.3 TOD Match Register (TODM)



#### Figure 21-5. TOD Match Register (TODM)

#### Read: anytime

#### Table 21-5. TODM Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2<br>TODM  | <b>TOD Match Value</b> — The 6 bit match value is compared against the upper 6 bits of the TOD counter register and a match occurs when the TOD counter register reaches the value in the TOD match register. The lower 2 bits of the TOD match register (MQSEC) are preloaded by hardware with the lower 2 bits of TODCNT when the match value is written. When a match occurs and MTCHEN = 1, the match Interrupt flag is asserted and the upper 6 bits of the TOD counter register are reset to 0. |
| 1:0<br>MQSEC | Match Quarter-Second Bits—These bits are preloaded with the lower 2 bits of TODCNT when the match value is written. These bits are read only.                                                                                                                                                                                                                                                                                                                                                         |

## 21.3.4 TOD Counter Register (TODCNT)



Figure 21-6. TOD Counter Register (TODCNT)

Read: anytime

#### Table 21-6. TODCNT Field Descriptions

| Field         | Description                                                                                                |
|---------------|------------------------------------------------------------------------------------------------------------|
| 7:0<br>TODCNT | TOD Counter Register— The TOD count register contains the current state of the TOD quarter-second counter. |

# 21.4 Functional Description

This section provides a complete functional description of the TOD block, detailing the operation of the design from the end-user perspective.

Before enabling the TOD module by asserting the TODEN bit in the TODC register, the proper clock source and prescaler must be selected. Out of reset, the TOD module is configured with default settings, but these settings are not optimal for every application. The default settings configure TOD operation for an external 32.768 KHz oscillator. The TOD module provides a prescaler that allows several versatile configuration settings for the input clock source Refer to the TODPS bit field description in Table 21-3 to see the different input clock sources that can be used.

The TOD clock source and the TOD prescaler must be modified only if the TOD is disabled. (TODEN = 0)

Selection of the proper clock source and prescaler settings is critical because these settings are used to create the 4 Hz internal time base that is the basis for the TOD counter register. This ensures that quarter-second and one-second interrupts will occur at the appropriate times. The match interrupt can be used to generate interrupts at intervals that are multiple seconds.

Time of day can be maintained using software and the TOD module.

### 21.4.1 TOD Counter Register

The TOD counter is an 8-bit counter that starts at \$00 and increments until \$FF. After \$FF is reached, the counter rolls over to \$00. This creates up to 256 counts.

A 4 Hz signal is the reference clock to the TOD counter. Each tick in the TOD counter is 0.25 of a second and 4 ticks are a second. The second and quarter-second interrupts depend on proper initialization of the TOD prescaler and clock source bits.

The TODR bit in the TODC register can be used to reset the TOD counter to \$00. The TODR bit also resets the 4 Hz generator ensuring that all TOD counting is starting at absolute zero time.

If the match function is enabled (MTCHEN = 1), the match flag is set when the TOD counter register reaches the value in the TOD match register and the upper 6 bits of the TOD counter register are reset to 0.

## 21.4.2 TOD Match Value

The TOD match value is used to generate interrupts at multiple second intervals. The TOD match value is a 6-bit value that can be set to any value from \$00 to \$3F. To enable match functionality, the MTCHEN bit must be set. Always configure the TODM value before setting the MTCHEN bit, this ensures that the next Match condition will occur at the desired setting.

When TODM is written, the lower 2 bits of the TODCNT are preloaded into MQSEC (the lower 2 bits of the TODM register). When TODCNT reaches the value in the TOD match register, a match condition is generated, the MTCHF is set, and the upper 6 bits of the TOD counter register are reset to 0.

For example, if the match value is set to \$3C and the lower 2 bits of the TODCNT are 00, a match condition occurs when the counter transitions from \$EF to \$F0.

| TOD Counter Register = \$F0 |   |   |   |   |   |   |   |
|-----------------------------|---|---|---|---|---|---|---|
| 1                           | 1 | 1 | 1 | 0 | 0 | 0 | 0 |

Chapter 21. Time Of Day Module (S08TODV1)

| TOD Match Value = \$3C |   |   |   |   |   | MQSEC |   |
|------------------------|---|---|---|---|---|-------|---|
| 1                      | 1 | 1 | 1 | 0 | 0 | 0     | 0 |

When the match condition occurs, the upper six bits of the TOD counter register are reset to 0. The lower two bits are not affected, ensureing that one-second and quarter-second interrupt functions are not affected by a match. No time counts are lost during this time, therefore, the time interval between match conditions is exactly the same. For this case, as long as the match value is not changed, the next match condition occurs after 240 TOD counts or 1 minute. This operation facilitates timekeeping by generating a match condition after every minute.

The match value can also be used to facilitate alarm timeouts. For example, to generate an interrupt in 1 minute past the current time.

So if the TOD counter register is \$50, the TOD match value must be set to \$10 to generate an interrupt 1 minute past the time when the counter was \$50. This can be calculated by the following algorithm.

#### Match value = (TOD counter register/4 + The TOD match value for 1 minute) and mask overvflow Eqn. 21-1

When the match condition occurs, the upper six bits of the TOD counter register reset to 0. If the match register is not changed, the next match condition occurs when the upper six bits of the TOD counter matches the match value (\$10). This occurs when the TOD counter reaches \$40 or 64 TOD quarter-second counts. The next match condition occurs in 16 seconds, not 1 minute.

If the TOD match value is written to a value that is below the current value of the upper six bits of the TOD counter register, the match condition does not occur until the TOD counter has rolled over and matched the TOD match value. For example, if the TOD counter is \$FF and the TOD match value is written to \$01 then the match interrupt occurs after eight TOD counter ticks (2 seconds). Subsequent match interrupts occur every second.

If the TOD match value is written from a value that is close to the current value of the TODCNT register to a new value, the match condition may still occur at the old TOD match value. The TOD match value will be valid if it is changed when the TODCNT is 2 TODCNT values from the current TOD match value.

If the TOD match value is written to \$00 and the TODCNT is reset by the TODR bit or by disabling and enabling the TOD module, the TOD match condition will not be valid. Care should be taken when writing the TOD match value to \$00 because the TOD match interrupt may not occur at the expected time interval if the TOD match value is written to \$00 and the TODCNT is reset.

The MTCHIE bit is used to enable or disable an interrupt when a match condition occurs.

### 21.4.3 Match Write Complete

When writing the TOD Match Value it may be necessary to monitor the MTCHWC bit for the case of back-to-back writes of the TOD match value. If the second write is done while MTCHWC = 1, the write

Chapter 21. Time Of Day Module (S08TODV1)

does not occur. The MTCHWC can be used to verify that the last TOD match register write is complete. Normal TOD use does not require back-to-back writes of the TOD match register.

# 21.4.4 TOD Clock Select and Prescaler

The TOD module defaults to operate using a 32.768 kHz clock input. Three possible clock sources are available to the TOD module:

- OSCOUT (TODCLKS = 00)
- Internal 1kHz LPO (TODCLKS =01)
- MCGIRCLK (TODCLKS =10)

#### NOTE

Select the appropriate clock source for the desired accuracy. OSCOUT is as accurate as the external source, MCGIRCLK is as accurate as the MCG specifications, and the 1 kHz LPO is the least accurate clock source.

Table 21-7 shows the TOD clock tree. The clock tree shows the three possible clock sources and the TOD clock output.





The TOD prescaler has dividers to generate the 4 Hz reference input to the TOD counter register. Setting the TODPS bits correctly configures internal dividers to generate the 4 Hz signal. The TOD prescaler also uses dividers to generate the TOD clock output. The TODPS must not be changed if TODEN = 1.

## 21.4.4.1 TOD Clock Output

The TOD module can be configured to generate a TOD clock. The TOD clock is available for use by other peripherals of the microcontroller as determined by the SOC guide. The TOD clock output is enabled with the TODCLKEN bit in the TODC register.

The TOD prescaler contains dividers for low and high frequency inputs as described in the TODPS bit description. The following table shows the value of TOD clock for various inputs.

| Input      | TODPS[2:0] | TOD Clock  |
|------------|------------|------------|
| 1 kHz LPO  | 000        | -          |
| 32.768 KHz | 001        | 32.768 KHz |
| 32 KHz     | 010        | 32 KHz     |
| 38.4 KHz   | 011        | 38.4 KHz   |
| 4.9152 MHz | 100        | 38.4 kHz   |
| 4 MHz      | 101        | 32 kHz     |
| 8 MHz      | 110        | 32kHz      |
| 16 MHz     | 111        | 32 kHz     |

## 21.4.5 Quarter-Second, One-Second, and Match Interrupts

The TOD module contains quarter-second, one-second, and match interrupts to facilitate time of day applications. These interrupts have corresponding flags (QSECF, SECF, and MTCHF) that are set when the conditions are met and for the case of MTCHF the match functionality must be enabled (MTCHEN =1). These flags are set regardless if the interrupt is enabled using the coresponding interrupt enable bits. These flags must be cleared to allow the next interrupt to occur.

### 21.4.5.1 Quarter-Second Interrupt

The TOD counter register is a quarter-second counter. Each tick in this counter represents a quarter second. If the quarter-second interrupt is enabled (QSECIE = 1), each tick in this register results in a TOD interrupt. For example, when the TOD counter register changes from 01 to 02, the QSECF is set and the interrupt is generated. To clear the QSECF, an interrupt service routine must write a 1 to it so that the next quarter-second interrupt can occur.

### 21.4.5.2 One-Second Interrupt

The one-second interrupt is enabled by the SECIE bit in the TODSC register. When the one-second interrupt is enabled, an interrupt is generated every four counts of the TOD counter register. For example, when the TOD counter register changes from \$03 to \$04, the SECF is set and an interrupt is generated. To clear the SECF, an interrupt service routine must write a 1 to it so that the next one-second interrupt can occur.

If both the quarter-second and one-second interrupts are enabled, only one interrupt is generated when the TOD counter register changes from \$03 to \$04. The QSECF and the SECF are set and both must be cleared by the TOD interrupt service routine.

### 21.4.5.3 Match Interrupt

The TOD match functionality can be used to generate interrupts at multiple-second time intervals. This functionality must be enabled using the MTCHEN bit. If MTCHEN = 1, the TOD match interrupt occurs when the TOD counter register reaches the value that is placed in the TODM and the MTCHIE bit is set.

### NOTE

The TOD match value (TODM) should always be written before enabling the match functionality (MTCHEN = 1).

To generate an interrupt after 4 seconds, the TOD match value must be written to a value that is four counts past the upper six bits of the TOD counter register. See Section 21.3.3, "TOD Match Register (TODM)," for an example. When the TOD counter register reaches the value placed in TODM, the MTCHF is set and an interrupt is generated. The upper six bits of the TOD counter are reset. An interrupt service routine must clear the MTCHF by writing a 1 to it so that the next match interrupt can occur. All interrupt flags that are set must be cleared by the TOD interrupt service routine so that the interrupt may occur again.

If the MTCHIE bit is not set when MTCHEN =1, then match conditions will occur, the MTCHF will be set, and the upper six bits of the TOD counter register will reset to 0 after the match condition has occured.

# 21.4.6 Resets

During a reset, the TOD module is configured in the default mode. The default mode includes the following settings:

- TODEN is cleared, TOD is disabled
- TODCLKS is cleared and TODPS = 001, defaults to 32.768 kHz external oscillator clock source
- All TOD interrupts are disabled
- MTCHEN is cleared, match condition is disabled
- TOD counter register and TOD match register are cleared

# 21.4.7 Interrupts

See Section 21.4.5, "Quarter-Second, One-Second, and Match Interrupts."

# 21.5 Initialization

This section provides a recommended initialization sequence for the TOD module and also includes initialization examples for several possible TOD application scenarios.

# 21.5.1 Initialization Sequence

This list provides a recommended initialization sequence for the TOD module.

- 1. Configure the TODC register
  - a) Configure TOD clock source (TODCLKS bit)
  - b) Configure the proper TOD prescaler (TODPS bits)
- 2. Write the TOD match register (optional)
  - a) Write the TOD match value to the desired value (TODM register)
- 3. Enable the TODSC register(optional)
  - a) Enable match functionality

- b) Enable desired TOD interrupts (QSECIE, SECIE, MTCHIE bits)
- 4. Enable TODC register
  - a) (Optional) Enable TOD clock output (TODCLKEN bit)
  - b) Enable the TOD module (TODEN bit)

### 21.5.2 Initialization Examples

This section provides initialization information for configurating the TOD. Each example details the register and bit field values required to achieve the appropriate TOD configuration for a given TOD application scenario. Table 21-7 lists each example and the setup requirements.

| Example | TOD Clock<br>Source    | Required<br>Interrupt<br>Timeout | TOD Clock<br>Output |
|---------|------------------------|----------------------------------|---------------------|
| 1       | External<br>32.768 kHz | 0.25 sec.                        | no                  |
| 2       | Internal<br>38.4 kHz   | 1 sec.                           | no                  |
| 3       | Internal<br>1 kHz LPO  | approx.<br>1 min.                | no                  |

Table 21-7. TOD Application Scenarios

These examples illustrate the flexibility of the TOD module to be configured to meet a range of application requirements including:

- Clock inputs/sources
- Required interrupt timeout
- TOD clock output

### 21.5.2.1 Initialization Example 1

TOD setup requirements for example 1 are reiterated in Table 21-8:

| Example | TOD Clock<br>Source    | Required<br>Interrupt<br>Timeout | TOD clock<br>Output |  |  |
|---------|------------------------|----------------------------------|---------------------|--|--|
| 1       | External<br>32.768 kHz | 0.25 sec.                        | no                  |  |  |

Table 21-9 lists the required setup values required to initialize the TOD as specified in example 1:

| Register     | Bit or<br>Bit Field | Binary<br>Value | Comment                                             |
|--------------|---------------------|-----------------|-----------------------------------------------------|
| TODC         | TODEN               | 1               | Enable the TOD module, last step of initialization  |
| 100X1001     | TODCLKS             | 00              | Use OSCOUT for external 32.768 KHz TOD clock source |
|              | TODR                | Х               | TOD reset optional                                  |
|              | TODCLKEN            | 0               | TOD clock output is disabled                        |
|              | TODPS               | 001             | For 32.768 KHz, TODPS is set to 001                 |
| TODSC        | QSECF               | 1               | Clear the quarter-second interrupt QSECF            |
| 1XX1000X     | SECF                | Х               | One-second interrupt is not used                    |
|              | MTCHF               | Х               | Match interrupt is not used                         |
|              | QSECIE              | 1               | Enable quarter-second interrupts                    |
|              | SECIE               | 0               | One-second interrupt is not used                    |
|              | MTCHIE              | 0               | Match interrupt is not used                         |
|              | MTCHEN              | 0               | Match functionality is disabled                     |
|              | MTCHWC              | Х               | Match complete flag not used                        |
| TODM<br>\$XX | TODM                | \$XX            | Match value is not used                             |

### 21.5.2.2 Initialization Example 2

TOD setup requirements for example 2 are reiterated in Table 21-10:

#### Table 21-10. TOD Setup Requirements (Example 2)

| Example | TOD Clock<br>Source  | Required<br>Interrupt<br>Timeout | TOD Clock<br>Output |  |  |
|---------|----------------------|----------------------------------|---------------------|--|--|
| 2       | Internal<br>38.4 kHz | 1 sec.                           | no                  |  |  |

Table 21-11 lists the required setup values required to initialize the TOD as specified in example 2:

#### Table 21-11. Initialization Register Values for Example 2

| Register     | Bit or<br>Bit Field | Binary<br>Value | Comment                                             |
|--------------|---------------------|-----------------|-----------------------------------------------------|
| TODC         | TODEN               | 1               | Enable the TOD module, last step of initialization  |
| 110X1010     | TODCLKS             | 10              | Use MCGIRCLK for internal 38.4 kHz TOD clock source |
|              | TODR                | Х               | TOD Reset optional                                  |
|              | TODCLKEN            | 0               | TODCLK output is disabled                           |
|              | TODPS               | 011             | For 38.4 KHz, TODPS is set to 011                   |
| TODSC        | QSECF               | Х               | Quarter-second interrupt is not used                |
| XIXUIUUX     | SECF                | 1               | Clear one-second interrupt flag                     |
|              | MTCHF               | Х               | Match interrupt is not used                         |
|              | QSECIE              | 0               | Quarter-second interrupt is not used                |
|              | SECIE               | 1               | Enable one-second interrupt                         |
|              | MTCHIE              | 0               | Match interrupt is not used                         |
|              | MTCHEN              | 0               | Match functionality is disabled                     |
|              | MTCHWC              | Х               | Match complete flag not used                        |
| TODM<br>\$XX | TODM                | \$XX            | Match value is not used                             |

## 21.5.2.3 Initialization Example 3

TOD setup requirements for example 3 are reiterated in Table 21-12:

| Table 21-12. TC | DD Setup | Requirements | (Example 3) |
|-----------------|----------|--------------|-------------|
|-----------------|----------|--------------|-------------|

| Example | TOD Clock<br>Source   | Required<br>Interrupt<br>Timeout | TOD Clock<br>Output |  |  |
|---------|-----------------------|----------------------------------|---------------------|--|--|
| 3       | Internal<br>1 kHz LPO | approx.<br>1 min.                | no                  |  |  |

Table 21-13 lists the required setup values required to initialize the TOD as specified in Example 3:

| Table 2 | 1-13. In | itialization | Register | Values f | or E | xample | 3 |
|---------|----------|--------------|----------|----------|------|--------|---|
|         | 1 10.11  |              | Register | Values I |      | numpic | • |

| Register         | Bit or<br>Bit field | Binary<br>Value | Comment                                                                                                                                                               |  |  |  |  |  |
|------------------|---------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| TODC             | TODEN               | 1               | Enable the TOD module, last step of initialization                                                                                                                    |  |  |  |  |  |
| 10110000         | TODCLKS             | 01              | Use for internal 1 kHz low-power oscillator TOD clock source                                                                                                          |  |  |  |  |  |
|                  | TODR                | 1               | TOD reset to begin TOD counts at \$00                                                                                                                                 |  |  |  |  |  |
|                  | TODCLKEN            | 0               | TODCLK output disabled                                                                                                                                                |  |  |  |  |  |
|                  | TODPS               | 000             | For 1 KHz low-power oscillator,TODPS is set to 000                                                                                                                    |  |  |  |  |  |
| TODSC            | QSECF               | Х               | Quarter-second interrupt is not used                                                                                                                                  |  |  |  |  |  |
| XXIUUIIX         | SECF                | Х               | One-second interrupt is not used                                                                                                                                      |  |  |  |  |  |
|                  | MTCHF               | 1               | Clear match interrupt flag                                                                                                                                            |  |  |  |  |  |
|                  | QSECIE              | 0               | Quarter-second interrupt is not used                                                                                                                                  |  |  |  |  |  |
|                  | SECIE               | 0               | One-second interrupt is not used                                                                                                                                      |  |  |  |  |  |
|                  | MTCHIE              | 1               | Match interrupt is enabled                                                                                                                                            |  |  |  |  |  |
|                  | MTCHEN              | 1               | Match functionality is enabled                                                                                                                                        |  |  |  |  |  |
|                  | MTCHWC              | Х               | Match complete flag not used                                                                                                                                          |  |  |  |  |  |
| TODM<br>111100XX | TODM                | \$3C            | Match value is set to \$3C to generate an interrupt after \$F0 or 240 counts of the TOD counter register. Always write the match value before setting the MTCHEN bit. |  |  |  |  |  |

# 21.6 Application Information

The most common application for the TOD module is keeping the time of day. The TOD module can be used to keep track of the second, minute, hour, day, month, and year. To accomplish these tasks, software is used to count quarter seconds or seconds. Seconds are added up in RAM until they reach minutes, minutes are added up until they reach hours, and so forth.

## 21.6.1

#### Chapter 21. Time Of Day Module (S08TODV1)

# Chapter 22 Timer/Pulse-Width Modulator (S08TPMV3)

## 22.1 Introduction

The MC9S08MM128 series of devices contains two 4-channel TPM peripherals, TPM1 and TPM2.

Figure 22-1 shows the MC9S08MM128 series block diagram with the TPMx highlighted.

## 22.1.1 ACMP/TPM Configuration Information

The ACMP module can be configured to connect the output of the analog comparator to the TPM1 input capture channel 0 by setting the corresponding ACIC bit in SOPT2. With ACIC set, the TPM1CH0 pin is not available externally regardless of the configuration of the TPM1 module.

## 22.1.2 TPM External Clock

Both the TPM modules on the MC9S08MM128 series use the TCLK pin.

## 22.1.3 TPM Clock Gating

The bus clock to the TPMs can be gated on and off using the TPM2 bit and TPM1 bit in SCGC1. These bits are set after any reset, which enables the bus clock to this module. To conserve power, these bits can be cleared to disable the clock to this module when not in use. See Section 5.7.8, "System Clock Gating Control 1 Register (SCGC1)," for details.



Figure 22-1. Block Diagram Highlighting TPMx Blocks

### 22.1.4 Features

The TPM includes these distinctive features:

- One to eight channels:
  - Each channel is input capture, output compare, or edge-aligned PWM
  - Rising-edge, falling-edge, or any-edge input capture trigger
  - Set, clear, or toggle output compare action
  - Selectable polarity on PWM outputs
- Module is configured for buffered, center-aligned pulse-width-modulation (CPWM) on all channels
- Timer clock source selectable as bus clock, fixed frequency clock, or an external clock
  - Prescale taps for divide-by 1, 2, 4, 8, 16, 32, 64, or 128 used for any clock input selection
  - Fixed frequency clock is an additional clock input to allow the selection of an on chip clock source other than bus clock
  - Selecting external clock connects TPM clock to a chip level input pin therefore allowing to synchronize the TPM counter with an off chip clock source
- 16-bit free-running or modulus count with up/down selection
- One interrupt per channel and one interrupt for TPM counter overflow

## 22.1.5 Modes of Operation

In general, TPM channels are independently configured to operate in input capture, output compare, or edge-aligned PWM modes. A control bit allows the whole TPM (all channels) to switch to center-aligned PWM mode. When center-aligned PWM mode is selected, input capture, output compare, and edge-aligned PWM functions are not available on any channels of this TPM module.

When the MCU is in active BDM background or BDM foreground mode, the TPM temporarily suspends all counting until the MCU returns to normal user operating mode. During stop mode, all TPM input clocks are stopped, so the TPM is effectively disabled until clocks resume. During wait mode, the TPM continues to operate normally. If the TPM does not need to produce a real time reference or provide the interrupt sources needed to wake the MCU from wait mode, the power can then be saved by disabling TPM functions before entering wait mode.

• Input capture mode

When a selected edge event occurs on the associated MCU pin, the current value of the 16-bit timer counter is captured into the channel value register and an interrupt flag bit is set. Rising edges, falling edges, any edge, or no edge (disable channel) are selected as the active edge that triggers the input capture.

• Output compare mode

When the value in the timer counter register matches the channel value register, an interrupt flag bit is set, and a selected output action is forced on the associated MCU pin. The output compare action is selected to force the pin to zero, force the pin to one, toggle the pin, or ignore the pin (used for software timing functions).

Chapter 22. Timer/Pulse-Width Modulator (S08TPMV3)

• Edge-aligned PWM mode

The value of a 16-bit modulo register plus 1 sets the period of the PWM output signal. The channel value register sets the duty cycle of the PWM output signal. You can also choose the polarity of the PWM output signal. Interrupts are available at the end of the period and at the duty-cycle transition point. This type of PWM signal is called edge-aligned because the leading edges of all PWM signals are aligned with the beginning of the period that is same for all channels within a TPM.

• Center-aligned PWM mode

Twice the value of a 16-bit modulo register sets the period of the PWM output, and the channel-value register sets the half-duty-cycle duration. The timer counter counts up until it reaches the modulo value and then counts down until it reaches zero. As the count matches the channel value register while counting down, the PWM output becomes active. When the count matches the channel value register while counting up, the PWM output becomes inactive. This type of PWM signal is called center-aligned because the centers of the active duty cycle periods for all channels are aligned with a count value of zero. This type of PWM is required for types of motors used in small appliances.

This is a high-level description only. Detailed descriptions of operating modes are in later sections.

## 22.1.6 Block Diagram

The TPM uses one input/output (I/O) pin per channel, TPMxCHn (timer channel n) where n is the channel number (1–8). The TPM shares its I/O pins with general purpose I/O port pins (refer to I/O pin descriptions in full-chip specification for the specific chip implementation).

Figure 22-2 shows the TPM structure. The central component of the TPM is the 16-bit counter that can operate as a free-running counter or a modulo up/down counter. The TPM counter (when operating in normal up-counting mode) provides the timing reference for the input capture, output compare, and edge-aligned PWM functions. The timer counter modulo registers, TPMxMODH:TPMxMODL, control the modulo value of the counter (the values 0x0000 or 0xFFFF effectively make the counter free running). Software can read the counter value at any time without affecting the counting sequence. Any write to either half of the TPMxCNT counter resets the counter, regardless of the data value written.



The TPM channels are programmable independently as input capture, output compare, or edge-aligned PWM channels. Alternately, the TPM can be configured to produce CPWM outputs on all channels. When the TPM is configured for CPWMs (the counter operates as an up/down counter) input capture, output compare, and EPWM functions are not practical.

# 22.2 Signal Description

Table 22-1 shows the user-accessible signals for the TPM. The number of channels are varied from one to eight. When an external clock is included, it can be shared with the same pin as any TPM channel; however, it could be connected to a separate input pin. Refer to the I/O pin descriptions in full-chip specification for the specific chip implementation.

| Table 22-1. Signal | Properties |
|--------------------|------------|
|--------------------|------------|

| Name                 | Function                                                         |
|----------------------|------------------------------------------------------------------|
| EXTCLK <sup>1</sup>  | External clock source that is selected to drive the TPM counter. |
| TPMxCHn <sup>2</sup> | I/O pin associated with TPM channel n.                           |

<sup>1</sup> The external clock pin can be shared with any channel pin. However, depending upon full-chip implementation, this signal could be connected to a separate external pin.

<sup>2</sup> n = channel number (1-8)

## 22.2.1 Detailed Signal Descriptions

## 22.2.1.1 EXTCLK — External Clock Source

The external clock signal can share the same pin as a channel pin, however the channel pin can not be used for channel I/O function when external clock is selected. If this pin is used as an external clock (CLKSB:CLKSA = 1:1), the channel can still be configured to output compare mode therefore allowing its use as a timer (ELSnB:ELSnA = 0:0).

For proper TPM operation, the external clock frequency must not exceed one-fourth of the bus clock frequency.

## 22.2.1.2 TPMxCHn — TPM Channel n I/O Pins

The TPM channel does not control the I/O pin when ELSnB:ELSnA or CLKSB:CLKSA are cleared so it normally reverts to general purpose I/O control. When CPWMS is set and ELSnB:ELSnA are not cleared, all TPM channels are configured for center-aligned PWM and the TPMxCHn pins are all controlled by TPM. When CPWMS is cleared, the MSnB:MSnA control bits determine whether the channel is configured for input capture, output compare, or edge-aligned PWM.

When a channel is configured for input capture (CPWMS = 0, MSnB:MSnA = 0:0, and ELSnB:ELSnA  $\neq$  0:0), the TPMxCHn pin is forced to act as an edge-sensitive input to the TPM. ELSnB:ELSnA control bits determine what polarity edge or edges trigger input capture events. The channel input signal is synchronized on the bus clock. This implies the minimum pulse width—that can

be reliably detected—on an input capture pin is four bus clock periods (with ideal clock pulses as near as two bus clocks can be detected).

When a channel is configured for output compare (CPWMS = 0, MSnB:MSnA = 0:1, and ELSnB:ELSnA  $\neq$  0:0), the TPMxCHn pin is an output controlled by the TPM. The ELSnB:ELSnA bits determine whether the TPMxCHn pin is toggled, cleared, or set each time the 16-bit channel value register matches the TPM counter.

When the output compare toggle mode is initially selected, the previous value on the pin is driven out until the next output compare event, the pin is then toggled.

When a channel is configured for edge-aligned PWM (CPWMS = 0, MSnB = 1, and ELSnB:ELSnA  $\neq$  0:0), the TPMxCHn pin is an output controlled by the TPM, and ELSnB:ELSnA bits control the polarity of the PWM output signal. When ELSnB is set and ELSnA is cleared, the TPMxCHn pin is forced high at the start of each new period (TPMxCNT=0x0000), and it is forced low when the channel value register matches the TPM counter. When ELSnA is set, the TPMxCHn pin is forced low at the start of each new period (TPMxCNT=0x0000), and it is forced high when the channel value register matches the TPM counter.

TPMxMODH:TPMxMODL = 0x0008 TPMxCnVH:TPMxCnVL = 0x0005

| TPMxCNTH:TPMxCNTL | <br>0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 0           | 1 | 2 |  |
|-------------------|-------|---|---|---|---|---|---|---|---|-------------|---|---|--|
| TPMxCHn           |       |   |   |   |   |   |   |   |   |             |   |   |  |
| CHnF bit          |       |   |   |   |   |   |   |   |   | 1<br>1<br>1 |   |   |  |
| TOF bit           | <br>1 |   |   |   |   | 1 |   |   |   |             |   |   |  |



```
TPMxMODH:TPMxMODL = 0x0008
TPMxCnVH:TPMxCnVL = 0x0005
```



Figure 22-4. Low-true pulse of an edge-aligned PWM

When the TPM is configured for center-aligned PWM (CPWMS = 1 and ELSnB:ELSnA  $\neq$  0:0), the TPMxCHn pins are outputs controlled by the TPM, and ELSnB:ELSnA bits control the polarity of the PWM output signal. If ELSnB is set and ELSnA is cleared, the corresponding TPMxCHn pin is cleared when the TPM counter is counting up, and the channel value register matches the TPM counter; and it is

#### Chapter 22. Timer/Pulse-Width Modulator (S08TPMV3)

set when the TPM counter is counting down, and the channel value register matches the TPM counter. If ELSnA is set, the corresponding TPMxCHn pin is set when the TPM counter is counting up and the channel value register matches the TPM counter; and it is cleared when the TPM counter is counting down and the channel value register matches the TPM counter.





TPMxMODH:TPMxMODL = 0x0008 TPMxCnVH:TPMxCnVL = 0x0005

TPMxMODH:TPMxMODL = 0x0008



Figure 22-6. Low-true pulse of a center-aligned PWM

## 22.3 Register Definition

### 22.3.1 TPM Status and Control Register (TPMxSC)

TPMxSC contains the overflow status flag and control bits used to configure the interrupt enable, TPM configuration, clock source, and prescale factor. These controls relate to all channels within this timer module.



Figure 22-7. TPM Status and Control Register (TPMxSC)

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TOF         | Timer overflow flag. This read/write flag is set when the TPM counter resets to 0x0000 after reaching the modulo value programmed in the TPM counter modulo registers. Clear TOF by reading the TPM status and control register when TOF is set and then writing a logic 0 to TOF. If another TPM overflow occurs before the clearing sequence is completed, the sequence is reset so TOF remains set after the clear sequence was completed for the earlier TOF. This is done so a TOF interrupt request cannot be lost during the clearing sequence for a previous TOF. Reset clears TOF. Writing a logic 1 to TOF has no effect.<br>0 TPM counter has not reached modulo value or overflow.<br>1 TPM counter has overflowed. |
| 6<br>TOIE        | Timer overflow interrupt enable. This read/write bit enables TPM overflow interrupts. If TOIE is set, an interrupt is generated when TOF equals one. Reset clears TOIE.<br>0 TOF interrupts inhibited (use for software polling).<br>1 TOF interrupts enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5<br>CPWMS       | <ul> <li>Center-aligned PWM select. This read/write bit selects CPWM operating mode. By default, the TPM operates in up-counting mode for input capture, output compare, and edge-aligned PWM functions. Setting CPWMS reconfigures the TPM to operate in up/down counting mode for CPWM functions. Reset clears CPWMS.</li> <li>0 All channels operate as input capture, output compare, or edge-aligned PWM mode as selected by the MSnB:MSnA control bits in each channel's status and control register.</li> <li>1 All channels operate in center-aligned PWM mode.</li> </ul>                                                                                                                                              |
| 4–3<br>CLKS[B:A] | Clock source selection bits. As shown in Table 22-3, this 2-bit field is used to disable the TPM counter or select one of three clock sources to TPM counter and counter prescaler.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2–0<br>PS[2:0]   | Prescale factor select. This 3-bit field selects one of eight division factors for the TPM clock as shown in Table 22-4. This prescaler is located after any clock synchronization or clock selection so it affects the clock selected to drive the TPM counter. The new prescale factor affects the selected clock on the next bus clock cycle after the new value is updated into the register bits.                                                                                                                                                                                                                                                                                                                          |

#### Table 22-2. TPMxSC Field Descriptions

| Table : | 22-3. | ТРМ | Clock | Selection |
|---------|-------|-----|-------|-----------|
|---------|-------|-----|-------|-----------|

| CLKSB:CLKSA | TPM Clock to Prescaler Input            |
|-------------|-----------------------------------------|
| 00          | No clock selected (TPM counter disable) |

| CLKSB:CLKSA | TPM Clock to Prescaler Input |
|-------------|------------------------------|
| 01          | Bus clock                    |
| 10          | Fixed frequency clock        |
| 11          | External clock               |

Table 22-3. TPM Clock Selection

#### Table 22-4. Prescale Factor Selection

| PS[2:0] | TPM Clock Divided-by |
|---------|----------------------|
| 000     | 1                    |
| 001     | 2                    |
| 010     | 4                    |
| 011     | 8                    |
| 100     | 16                   |
| 101     | 32                   |
| 110     | 64                   |
| 111     | 128                  |

## 22.3.2 TPM-Counter Registers (TPMxCNTH:TPMxCNTL)

The two read-only TPM counter registers contain the high and low bytes of the value in the TPM counter. Reading either byte (TPMxCNTH or TPMxCNTL) latches the contents of both bytes into a buffer where they remain latched until the other half is read. This allows coherent 16-bit reads in big-endian or little-endian order that makes this more friendly to various compiler implementations. The coherency mechanism is automatically restarted by an MCU reset or any write to the timer status/control register (TPMxSC).

Reset clears the TPM counter registers. Writing any value to TPMxCNTH or TPMxCNTL also clears the TPM counter (TPMxCNTH:TPMxCNTL) and resets the coherency mechanism, regardless of the data involved in the write.





When BDM is active, the timer counter is frozen (this is the value you read). The coherency mechanism is frozen so the buffer latches remain in the state they were in when the BDM became active, even if one or both counter halves are read while BDM is active. This assures that if you were in the middle of reading a 16-bit register when BDM became active, it reads the appropriate value from the other half of the 16-bit value after returning to normal execution.

In BDM mode, writing any value to TPMxSC, TPMxCNTH, or TPMxCNTL registers resets the read coherency mechanism of the TPMxCNTH:TPMxCNTL registers, regardless of the data involved in the write.

## 22.3.3 TPM Counter Modulo Registers (TPMxMODH:TPMxMODL)

The read/write TPM modulo registers contain the modulo value for the TPM counter. After the TPM counter reaches the modulo value, the TPM counter resumes counting from 0x0000 at the next clock, and the overflow flag (TOF) becomes set. Writing to TPMxMODH or TPMxMODL inhibits the TOF bit and overflow interrupts until the other byte is written. Reset sets the TPM counter modulo registers to 0x0000 that results in a free running timer counter (modulo disabled).

Writes to any of the registers TPMxMODH and TPMxMODL actually writes to buffer registers and the registers are updated with the value of their write buffer according to the value of CLKSB:CLKSA bits:

- If CLKSB and CLKSA are cleared, the registers are updated when the second byte is written
- If CLKSB and CLKSA are not cleared, the registers are updated after both bytes were written, and the TPM counter changes from (TPMxMODH:TPMxMODL – 1) to (TPMxMODH:TPMxMODL). If the TPM counter is a free-running counter, the update is made when the TPM counter changes from 0xFFFE to 0xFFFF

The latching mechanism is manually reset by writing to the TPMxSC address (whether BDM is active or not).

When BDM is active, the coherency mechanism is frozen (unless reset by writing to TPMxSC register) so the buffer latches remain in the state they were in when the BDM became active, even if one or both halves of the modulo register are written while BDM is active. Any write to the modulo registers bypasses the buffer latches and directly writes to the modulo register while BDM is active.







Reset the TPM counter before writing to the TPM modulo registers to avoid confusion about when the first counter overflow occurs.

## 22.3.4 TPM Channel n Status and Control Register (TPMxCnSC)

TPMxCnSC contains the channel-interrupt-status flag and control bits that configure the interrupt enable, channel configuration, and pin function.



#### Figure 22-12. TPM Channel n Status and Control Register (TPMxCnSC)

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>CHnF  | Channel n flag. When channel n is an input capture channel, this read/write bit is set when an active edge occurs<br>on the channel n input. When channel n is an output compare or edge-aligned/center-aligned PWM channel,<br>CHnF is set when the value in the TPM counter registers matches the value in the TPM channel n value registers.<br>When channel n is an edge-aligned/center-aligned PWM channel and the duty cycle is set to 0% or 100%, CHnF<br>is not set even when the value in the TPM counter registers matches the value in the TPM channel n value<br>registers.<br>A corresponding interrupt is requested when this bit is set and channel n interrupt is enabled (CHnIE = 1). Clear<br>CHnF by reading TPMxCnSC while this bit is set and then writing a logic 0 to it. If andher interrupt request occurs<br>before the clearing sequence is completed CHnF remains set. This isdone so a CHnF interrupt request is not lost<br>due to clearing a previous CHnF.<br>Reset clears this bit. Writing a logic 1 to CHnF has no effect.<br>0 No input capture or output compare event occurred on channel n.<br>1 Input capture or output compare event on channel n. |
| 6<br>CHnIE | <ul> <li>Channel n interrupt enable. This read/write bit enables interrupts from channel n. Reset clears this bit.</li> <li>0 Channel n interrupt requests disabled (use for software polling).</li> <li>1 Channel n interrupt requests enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5<br>MSnB  | Mode select B for TPM channel n. When CPWMS is cleared, setting the MSnB bit configures TPM channel n for edge-aligned PWM mode. Refer to the summary of channel mode and setup controls in Table 22-6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Field                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>MSnA             | <ul> <li>Mode select A for TPM channel n. When CPWMS and MSnB are cleared, the MSnA bit configures TPM channel n for input capture mode or output compare mode. Refer to Table 22-6 for a summary of channel mode and setup controls.</li> <li>Note: If the associated port pin is not stable for at least two bus clock cycles before changing to input capture mode, it is possible to get an unexpected indication of an edge trigger.</li> </ul>                                                                                              |
| 3–2<br>ELSnB<br>ELSnA | Edge/level select bits. Depending upon the operating mode for the timer channel as set by CPWMS:MSnB:MSnA and shown in Table 22-6, these bits select the polarity of the input edge that triggers an input capture event, select the level that is driven in response to an output compare match, or select the polarity of the PWM output. If ELSnB and ELSnA bits are cleared, the channel pin is not controlled by TPM. This configuration can be used by software compare only, because it does not require the use of a pin for the channel. |

#### Table 22-5. TPMxCnSC Field Descriptions (Continued)

| Table 22-6. Mode, Edge, and Level Selection | Table 22-6. | Mode, | Edge, | and | Level | Selection |
|---------------------------------------------|-------------|-------|-------|-----|-------|-----------|
|---------------------------------------------|-------------|-------|-------|-----|-------|-----------|

| CPWMS | MSnB:MSnA | ELSnB:ELSnA | Mode                                                                                            | Configuration                                                                    |  |
|-------|-----------|-------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|
| X     | XX        | 00          | Pin is not controlled by TPM. It is reverted to general purpose I/O or other peripheral control |                                                                                  |  |
| 0     | 00        | 01          | Input capture                                                                                   | Capture on rising edge only                                                      |  |
|       |           | 10          |                                                                                                 | Capture on falling edge only                                                     |  |
|       |           | 11          |                                                                                                 | Capture on rising or falling edge                                                |  |
|       | 01        | 00          | Output compare                                                                                  | Software compare only                                                            |  |
|       |           | 01          |                                                                                                 | Toggle output on channel match                                                   |  |
|       |           | 10          |                                                                                                 | Clear output on channel match                                                    |  |
|       |           | 11          |                                                                                                 | Set output on channel match                                                      |  |
|       | 1X        | 10          | Edge-aligned                                                                                    | High-true pulses (clear output on channel match)                                 |  |
|       |           | X1          | PWM                                                                                             | Low-true pulses (set output on channel match)                                    |  |
| 1     | XX        | 10          | Center-aligned<br>PWM                                                                           | High-true pulses (clear output on channel match when TPM counter is counting up) |  |
|       |           | X1          |                                                                                                 | Low-true pulses (set output on channel match when TPM counter is counting up)    |  |

# 22.3.5 TPM Channel Value Registers (TPMxCnVH:TPMxCnVL)

These read/write registers contain the captured TPM counter value of the input capture function or the output compare value for the output compare or PWM functions. The channel registers are cleared by reset.





Chapter 22. Timer/Pulse-Width Modulator (S08TPMV3)





In input capture mode, reading either byte (TPMxCnVH or TPMxCnVL) latches the contents of both bytes into a buffer where they remain latched until the other half is read. This latching mechanism also resets (becomes unlatched) when the TPMxCnSC register is written (whether BDM mode is active or not). Any write to the channel registers is ignored during the input capture mode.

When BDM is active, the coherency mechanism is frozen (unless reset by writing to TPMxCnSC register) so the buffer latches remain in the state they were in when the BDM became active, even if one or both halves of the channel register are read while BDM is active. This assures that if you were in the middle of reading a 16-bit register when BDM became active, it reads the appropriate value from the other half of the 16-bit value after returning to normal execution. The value read from the TPMxCnVH and TPMxCnVL registers in BDM mode is the value of these registers and not the value of their read buffer.

In output compare or PWM modes, writing to either byte (TPMxCnVH or TPMxCnVL) latches the value into a buffer. After both bytes were written, they are transferred as a coherent 16-bit value into the timer-channel registers according to the value of CLKSB:CLKSA bits and the selected mode:

- If CLKSB and CLKSA are cleared, the registers are updated when the second byte is written.
- If CLKSB and CLKSA are not cleared and in output compare mode, the registers are updated after the second byte is written and on the next change of the TPM counter (end of the prescaler counting).
- If CLKSB and CLKSA are not cleared and in EPWM or CPWM modes, the registers are updated after both bytes were written, and the TPM counter changes from (TPMxMODH:TPMxMODL 1) to (TPMxMODH:TPMxMODL). If the TPM counter is a free-running counter, the update is made when the TPM counter changes from 0xFFFE to 0xFFFF.

The latching mechanism is manually reset by writing to the TPMxCnSC register (whether BDM mode is active or not). This latching mechanism allows coherent 16-bit writes in either big-endian or little-endian order that is friendly to various compiler implementations.

When BDM is active, the coherency mechanism is frozen so the buffer latches remain in the state they were in when the BDM became active even if one or both halves of the channel register are written while BDM is active. Any write to the channel registers bypasses the buffer latches and directly write to the channel register while BDM is active. The values written to the channel register while BDM is active are used for PWM and output compare operation after normal execution resumes. Writes to the channel registers while BDM is active do not interfere with partial completion of a coherency sequence. After the coherency mechanism is fully exercised, the channel registers are updated using the buffered values (while BDM was not active).

# 22.4 Functional Description

All TPM functions are associated with a central 16-bit counter that allows flexible selection of the clock and prescale factor. There is also a 16-bit modulo register associated with this counter.

The CPWMS control bit chooses between center-aligned PWM operation for all channels in the TPM (CPWMS=1) or general purpose timing functions (CPWMS=0) where each channel can independently be configured to operate in input capture, output compare, or edge-aligned PWM mode. The CPWMS control bit is located in the TPM status and control register because it affects all channels within the TPM and influences the way the main counter operates. (In CPWM mode, the counter changes to an up/down mode rather than the up-counting mode used for general purpose timer functions.)

The following sections describe TPM counter and each of the timer operating modes (input capture, output compare, edge-aligned PWM, and center-aligned PWM). Because details of pin operation and interrupt activity depend upon the operating mode, these topics are covered in the associated mode explanation sections.

# 22.4.1 Counter

All timer functions are based on the main 16-bit counter (TPMxCNTH:TPMxCNTL). This section discusses selection of the clock, end-of-count overflow, up-counting vs. up/down counting, and manual counter reset.

## 22.4.1.1 Counter Clock Source

The 2-bit field, CLKSB:CLKSA, in the timer status and control register (TPMxSC) disables the TPM counter or selects one of three clock sources to TPM counter (Table 22-3). After any MCU reset, CLKSB and CLKSA are cleared so no clock is selected and the TPM counter is disabled (TPM is in a very low power state). You can read or write these control bits at any time. Disabling the TPM counter by writing 00 to CLKSB:CLKSA bits, does not affect the values in the TPM counter or other registers.

The fixed frequency clock is an alternative clock source for the TPM counter that allows the selection of a clock other than the bus clock or external clock. This clock input is defined by chip integration. You can refer chip specific documentation for further information. Due to TPM hardware implementation limitations, the frequency of the fixed frequency clock must not exceed the bus clock frequency. The fixed frequency clock has no limitations for low frequency operation.

The external clock passes through a synchronizer clocked by the bus clock to assure that counter transitions are properly aligned to bus clock transitions. Therefore, in order to meet Nyquist criteria considering also jitter, the frequency of the external clock source must not exceed 1/4 of the bus clock frequency.

When the external clock source is shared with a TPM channel pin, this pin must not be used in input capture mode. However, this channel can be used in output compare mode with ELSnB:ELSnA = 0:0 for software timing functions. In this case, the channel output is disabled, but the channel match events continue to set the appropriate flag.

## 22.4.1.2 Counter Overflow and Modulo Reset

An interrupt flag and enable are associated with the 16-bit main counter. The flag (TOF) is a software-accessible indication that the timer counter has overflowed. The enable signal selects between software polling (TOIE = 0) where no interrupt is generated, or interrupt-driven operation (TOIE = 1) where the interrupt is generated whenever the TOF is set.

The conditions causing TOF to become set depend on whether the TPM is configured for center-aligned PWM (CPWMS = 1). If CPWMS is cleared and there is no modulus limit, the 16-bit timer counter counts from 0x0000 through 0xFFFF and overflows to 0x0000 on the next counting clock. TOF is set at the transition from 0xFFFF to 0x0000. When a modulus limit is set, TOF is set at the transition from the value set in the modulus register to 0x0000. When the TPM is in center-aligned PWM mode (CPWMS = 1), the TOF flag is set as the counter changes direction at the end of the count value set in the modulus register (at the transition from the value set in the modulus register to the next lower count value). This corresponds to the end of a PWM period (the 0x0000 count value corresponds to the center of a period).

## 22.4.1.3 Counting Modes

The main timer counter has two counting modes. When center-aligned PWM is selected (CPWMS = 1), the counter operates in up/down counting mode. Otherwise, the counter operates as a simple up counter. As an up counter, the timer counter counts from 0x0000 through its terminal count and continues with 0x0000. The terminal count is 0xFFFF or a modulus value in TPMxMODH:TPMxMODL.

When center-aligned PWM operation is specified, the counter counts up from 0x0000 through its terminal count and then down to 0x0000 where it changes back to up counting. The terminal count value and 0x0000 are normal length counts (one timer clock period long). In this mode, the timer overflow flag (TOF) is set at the end of the terminal-count period (as the count changes to the next lower count value).

## 22.4.1.4 Manual Counter Reset

The main timer counter can be manually reset at any time by writing any value to TPMxCNTH or TPMxCNTL. Resetting the counter in this manner also resets the coherency mechanism in case only half of the counter was read before resetting the count.

## 22.4.2 Channel Mode Selection

If CPWMS is cleared, MSnB and MSnA bits determine the basic mode of operation for the corresponding channel. Choices include input capture, output compare, and edge-aligned PWM.

## 22.4.2.1 Input Capture Mode

With the input capture function, the TPM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TPM latches the contents of the TPM counter into the channel-value registers (TPMxCnVH:TPMxCnVL). Rising edges, falling edges, or any edge is chosen as the active edge that triggers an input capture.

In input capture mode, the TPMxCnVH and TPMxCnVL registers are read only.

When either half of the 16-bit capture register is read, the other half is latched into a buffer to support coherent 16-bit accesses in big-endian or little-endian order. The coherency sequence can be manually reset by writing to TPMxCnSC.

An input capture event sets a flag bit (CHnF) that optionally generates a CPU interrupt request.

While in BDM, the input capture function works as configured. When an external event occurs, the TPM latches the contents of the TPM counter (frozen because of the BDM mode) into the channel value registers and sets the flag bit.

### 22.4.2.2 Output Compare Mode

With the output compare function, the TPM can generate timed pulses with programmable position, polarity, duration, and frequency. When the counter reaches the value in TPMxCnVH:TPMxCnVL registers of an output compare channel, the TPM can set, clear, or toggle the channel pin.

Writes to any of TPMxCnVH and TPMxCnVL registers actually write to buffer registers. In output compare mode, the TPMxCnVH:TPMxCnVL registers are updated with the value of their write buffer only after both bytes were written and according to the value of CLKSB:CLKSA bits:

- If CLKSB and CLKSA are cleared, the registers are updated when the second byte is written
- If CLKSB and CLKSA are not cleared, the registers are updated at the next change of the TPM counter (end of the prescaler counting) after the second byte is written.

The coherency sequence can be manually reset by writing to the channel status/control register (TPMxCnSC).

An output compare event sets a flag bit (CHnF) that optionally generates a CPU interrupt request.

### 22.4.2.3 Edge-Aligned PWM Mode

This type of PWM output uses the normal up-counting mode of the timer counter (CPWMS=0) and can be used when other channels in the same TPM are configured for input capture or output compare functions. The period of this PWM signal is determined by the value of the modulus register (TPMxMODH:TPMxMODL) plus 1. The duty cycle is determined by the value of the timer channel register (TPMxCnVH:TPMxCnVL). The polarity of this PWM signal is determined by ELSnA bit. 0% and 100% duty cycle cases are possible.

The time between the modulus overflow and the channel match value (TPMxCnVH:TPMxCnVL) is the pulse width or duty cycle (Figure 22-15). If ELSnA is cleared, the counter overflow forces the PWM signal high, and the channel match forces the PWM signal low. If ELSnA is set, the counter overflow forces the PWM signal low, and the channel match forces the PWM signal high.

Chapter 22. Timer/Pulse-Width Modulator (S08TPMV3)



Figure 22-15. EPWM period and pulse width (ELSnA=0)

When the channel value register is set to 0x0000, the duty cycle is 0%. A 100% duty cycle is achieved by setting the timer-channel register (TPMxCnVH:TPMxCnVL) to a value greater than the modulus setting. This implies that the modulus setting must be less than 0xFFFF in order to get 100% duty cycle.

The timer channel registers are buffered to ensure coherent 16-bit updates and to avoid unexpected PWM pulse widths. Writes to any of the registers TPMxCnVH and TPMxCnVL actually write to buffer registers. In edge-aligned PWM mode, the TPMxCnVH:TPMxCnVL registers are updated with the value of their write buffer according to the value of CLKSB:CLKSA bits:

- If CLKSB and CLKSA are cleared, the registers are updated when the second byte is written
- If CLKSB and CLKSA are not cleared, the registers are updated after both bytes were written, and the TPM counter changes from (TPMxMODH:TPMxMODL 1) to (TPMxMODH:TPMxMODL). If the TPM counter is a free-running counter, the update is made when the TPM counter changes from 0xFFFE to 0xFFFF.

## 22.4.2.4 Center-Aligned PWM Mode

This type of PWM output uses the up/down counting mode of the timer counter (CPWMS=1). The channel match value in TPMxCnVH:TPMxCnVL determines the pulse width (duty cycle) of the PWM signal while the period is determined by the value in TPMxMODH:TPMxMODL. TPMxMODH:TPMxMODL must be kept in the range of 0x0001 to 0x7FFF because values outside this range can produce ambiguous results. ELSnA determines the polarity of the CPWM signal.

```
pulse width = 2 × (TPMxCnVH:TPMxCnVL)
period = 2 × (TPMxMODH:TPMxMODL); TPMxMODH:TPMxMODL = 0x0001–0x7FFF
```

If TPMxCnVH:TPMxCnVL is zero or negative (bit 15 set), the duty cycle is 0%. If

TPMxCnVH:TPMxCnVL is a positive value (bit 15 clear) and is greater than the non-zero modulus setting, the duty cycle is 100% because the channel match never occurs. This implies the usable range of periods set by the modulus register is 0x0001 through 0x7FFE (0x7FFF if you do not need to generate 100% duty cycle). This is not a significant limitation. The resulting period is much longer than required for normal applications.

All zeros in TPMxMODH:TPMxMODL is a special case that must not be used with center-aligned PWM mode. When CPWMS is cleared, this case corresponds to the counter running free from 0x0000 through 0xFFFF. When CPWMS is set, the counter needs a valid match to the modulus register somewhere other than at 0x0000 in order to change directions from up-counting to down-counting.
#### Chapter 22. Timer/Pulse-Width Modulator (S08TPMV3)

The channel match value in the TPM channel registers (times two) determines the pulse width (duty cycle) of the CPWM signal (Figure 22-16). If ELSnA is cleared, a channel match occurring while counting up clears the CPWM output signal and a channel match occurring while counting down sets the output. The counter counts up until it reaches the modulo setting in TPMxMODH:TPMxMODL, then counts down until it reaches zero. This sets the period equal to two times TPMxMODH:TPMxMODL.



Figure 22-16. CPWM period and pulse width (ELSnA=0)

Center-aligned PWM outputs typically produce less noise than edge-aligned PWMs because fewer I/O pin transitions are lined up at the same system clock edge. This type of PWM is also required for some types of motor drives.

Input capture, output compare, and edge-aligned PWM functions do not make sense when the counter is operating in up/down counting mode so this implies that all active channels within a TPM must be used in CPWM mode when CPWMS is set.

The timer channel registers are buffered to ensure coherent 16-bit updates and to avoid unexpected PWM pulse widths. Writes to any of the registers TPMxCnVH and TPMxCnVL actually write to buffer registers. In center-aligned PWM mode, the TPMxCnVH:TPMxCnVL registers are updated with the value of their write buffer according to the value of CLKSB:CLKSA bits:

- If CLKSB and CLKSA are cleared, the registers are updated when the second byte is written
- If CLKSB and CLKSA are not cleared, the registers are updated after both bytes were written, and the TPM counter changes from (TPMxMODH:TPMxMODL – 1) to (TPMxMODH:TPMxMODL). If the TPM counter is a free-running counter, the update is made when the TPM counter changes from 0xFFFE to 0xFFFF.

When TPMxCNTH:TPMxCNTL equals TPMxMODH:TPMxMODL, the TPM can optionally generate a TOF interrupt (at the end of this count).

# 22.5 Reset Overview

# 22.5.1 General

The TPM is reset whenever any MCU reset occurs.

# 22.5.2 Description of Reset Operation

Reset clears TPMxSC that disables TPM counter clock and overflow interrupt (TOIE=0). CPWMS, MSnB, MSnA, ELSnB, and ELSnA are all cleared. This configures all TPM channels for input capture operation and the associated pins are not controlled by TPM.

# 22.6 Interrupts

# 22.6.1 General

The TPM generates an optional interrupt for the main counter overflow and an interrupt for each channel. The meaning of channel interrupts depends on each channel's mode of operation. If the channel is configured for input capture, the interrupt flag is set each time the selected input capture edge is recognized. If the channel is configured for output compare or PWM modes, the interrupt flag is set each time the main timer counter matches the value in the 16-bit channel value register.

All TPM interrupts are listed in Table 22-7.

| Interrupt | Local<br>Enable | Source           | Description                                                                                      |
|-----------|-----------------|------------------|--------------------------------------------------------------------------------------------------|
| TOF       | TOIE            | Counter overflow | Set each time the TPM counter reaches its terminal count (at transition to its next count value) |
| CHnF      | CHnIE           | Channel event    | An input capture event or channel match took place on channel n                                  |

 Table 22-7. Interrupt Summary

The TPM module provides high-true interrupt signals.

# 22.6.2 Description of Interrupt Operation

For each interrupt source in the TPM, a flag bit is set upon recognition of the interrupt condition such as timer overflow, channel input capture, or output compare events. This flag is read (polled) by software to determine that the action has occurred, or an associated enable bit (TOIE or CHnIE) can be set to enable the interrupt generation. While the interrupt enable bit is set, the interrupt is generated whenever the associated interrupt flag is set. Software must perform a sequence of steps to clear the interrupt flag before returning from the interrupt-service routine.

TPM interrupt flags are cleared by a two-step process including a read of the flag bit while it is set followed by a write of zero to the bit. If a new event is detected between these two steps, the sequence is reset and the interrupt flag remains set after the second step to avoid the possibility of missing the new event.

### 22.6.2.1 Timer Overflow Interrupt (TOF) Description

The meaning and details of operation for TOF interrupts varies slightly depending upon the mode of operation of the TPM system (general purpose timing functions versus center-aligned PWM operation). The flag is cleared by the two step sequence described above.

### 22.6.2.1.1 Normal Case

When CPWMS is cleared, TOF is set when the timer counter changes from the terminal count (the value in the modulo register) to 0x0000. If the TPM counter is a free-running counter, the update is made when the TPM counter changes from 0xFFFF to 0x0000.

### 22.6.2.1.2 Center-Aligned PWM Case

When CPWMS is set, TOF is set when the timer counter changes direction from up-counting to down-counting at the end of the terminal count (the value in the modulo register).

### 22.6.2.2 Channel Event Interrupt Description

The meaning of channel interrupts depends on the channel's current mode (input capture, output compare, edge-aligned PWM, or center-aligned PWM).

### 22.6.2.2.1 Input Capture Events

When a channel is configured as an input capture channel, the ELSnB:ELSnA bits select if channel pin is not controlled by TPM, rising edges, falling edges, or any edge as the edge that triggers an input capture event. When the selected edge is detected, the interrupt flag is set. The flag is cleared by the two-step sequence described in Section 22.6.2, "Description of Interrupt Operation."

### 22.6.2.2.2 Output Compare Events

When a channel is configured as an output compare channel, the interrupt flag is set each time the main timer counter matches the 16-bit value in the channel value register. The flag is cleared by the two-step sequence described in Section 22.6.2, "Description of Interrupt Operation."

### 22.6.2.2.3 PWM End-of-Duty-Cycle Events

When the channel is configured for edge-aligned PWM, the channel flag is set when the timer counter matches the channel value register that marks the end of the active duty cycle period. When the channel is configured for center-aligned PWM, the timer count matches the channel value register twice during each PWM cycle. In this CPWM case, the channel flag is set at the start and at the end of the active duty cycle period when the timer counter matches the channel value register. The flag is cleared by the two-step sequence described in Section 22.6.2, "Description of Interrupt Operation."

#### Chapter 22. Timer/Pulse-Width Modulator (S08TPMV3)

# Chapter 23 Trans-Impedance Amplifier (TRIAMPV1)

# 23.1 Introduction

The Trans-Impedance Amplifier (TRIAMP) block is a CMOS single-supply, low-input offset voltage, low-input offset and bias current amplifier that is designed for low-voltage, low-power operation over an input voltage range of 0 V to 1.2 V. The TRIAMP block also has control settings that can be software configured depending on the applications requirements. Timing and control consists of registers and control logic for:

• operation in low-power modes

In addition, the TRIAMP block requires two low-leakage PAD, and PCB leakage need to be considered.

The MC9S08MM128 series devices contain two (2) TRIAMP modules. Figure 23-1 shows the block diagram with the TRIAMP modules highlighted.

# 23.1.1 TRIAMP Clock Gating

The bus clock to the TRIAMP can be gated on and off using the TRIAMP bit in SCGC3. These bits are set after any reset, which enables the bus clock to this module. To conserve power, these bits can be cleared to disable the clock to this module when not in use. See Section 5.7.10, "System Clock Gating Control 3 Register (SCGC3)," for details.



Figure 23-1. MC9S08MM128 series Block Diagram Highlighting TRIAMP Module

### 23.1.2 Features

The Trans-Impedance Amplifier module features include:

- 1.8 V-3.6 V V<sub>DD</sub> operation
- Input common mode range:  $-0.2 \text{ V} \sim \text{V}_{\text{DD}}$  1.4 V
- On-chip generation of bias voltages
- Low-power, low voltage CMOS technology
- Low-input offset voltage<sup>1</sup>
- Low-input offset current<sup>1</sup>
- Low-input bias current<sup>1</sup>
- Low-current consumption<sup>1</sup>

### 23.1.3 Modes of Operation

The Trans-Impedance Amplifier module supports the following operation modes:

- Stop2 is disabled and not powered.
- Stop3 is disabled when the TIAMPEN is low.
- Wait operated as normal.

### 23.1.4 Block Diagram

Figure 23-2 is a block diagram of the Trans-Impedance Amplifier module.



Figure 23-2. Trans-Impedance Amplifier Block Diagram

### 23.1.5 Signal Description

The Trans-Impedance Amplifier module has total of three external pins. Table 23-1. Signal Properties

| Name | Port | Function                           | Terminal Type         | Reset State |
|------|------|------------------------------------|-----------------------|-------------|
| VINP | PAD  | Amplifier positive input terminal. | Analog input terminal | N/A         |
| VINN | PAD  | Amplifier negative input terminal  | Analog input terminal | N/A         |

1. Please refer to data sheet for latest characterization data.

Table 23-1. Signal Properties (Continued)

| Name   | Port | Function                  | Terminal Type          | Reset State |
|--------|------|---------------------------|------------------------|-------------|
| TRIOUT | PAD  | Amplifier output terminal | Analog output terminal | N/A         |

# 23.2 Register Definitions

This section provides a detailed description of all registers.

## 23.2.1 TIAMP Control Register 0 (TIAMPxC0)



Figure 23-3. TIAMP Control Register 0 (TIAMPxC0)

#### Table 23-2. TIAMPxCR0 Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TIAMPEN | <ul> <li>Trans-Impedance Amplifier Enable — The TIAMPEN bit enable Trans-Impedance Amplifier.</li> <li>The amplifier is disabled and not powered. This mode of operation is available in any of the modes the MCU operates.</li> <li>Trans-Impedance Amplifier system is enabled. In this mode, the amplifier is powered and enabled. This mode of operation is available when the MCU is in modes other than stop2 mode.</li> </ul> |
| 6<br>LPEN    | Low-Power Enable — The LPEN bit is the power-level control bit.<br>0 High-speed mode<br>1 Low-power mode                                                                                                                                                                                                                                                                                                                             |

# 23.3 Functional Description

This section provides a complete functional description of the Trans-Impedance Amplifier block, detailing the operation of the design from the end-user perspective.

### 23.3.1 Trans-Impedance Amplifier Configuration

The following figure shows the typical application diagram of the Trans-Impedance Amplifier module.

Figure 23-4 shows one application diagram of the Trans-Impedance Amplifier module.



Figure 23-4. Trans-Impedance Amplifier Typical Application Diagram

| I <sub>photo</sub> | R <sub>f</sub> | V <sub>dac</sub> (V) | 0.15 < TRIOUT(V) < V <sub>DD</sub> -0.15<br>TRIOUT = I <sub>photo</sub> X R <sub>f</sub> + V <sub>dac</sub> |
|--------------------|----------------|----------------------|-------------------------------------------------------------------------------------------------------------|
| 1 n                | 1 M            | 0.2                  | 0.201 V                                                                                                     |
| 10 n               | 1 M            | 0.2                  | 0.210 V                                                                                                     |
| 100 n              | 1 M            | 0.2                  | 0.3 V                                                                                                       |
| 1 u                | 1 M            | 0.2                  | 1.2 V                                                                                                       |
| 10 n               | 100 K          | 0.2                  | 0.201 V                                                                                                     |
| 100 n              | 100 K          | 0.2                  | 0.21 V                                                                                                      |
| 1 u                | 100 K          | 0.2                  | 0.3 V                                                                                                       |
| 10 u               | 100 K          | 0.2                  | 1.2 V                                                                                                       |
| 100 n              | 10 K           | 0.2                  | 0.201 V                                                                                                     |
| 1 u                | 10 K           | 0.2                  | 0.21 V                                                                                                      |
| 10 u               | 10 K           | 0.2                  | 0.3 V                                                                                                       |
| 100 u              | 10 K           | 0.2                  | 1.2 V                                                                                                       |

| <b>T</b> - 1, 1 - | ~~ ~  | TOLAND | <b>NA</b> 1 |
|-------------------|-------|--------|-------------|
| laple             | 23-3. | IRIAMP | module.     |

<sup>1</sup> Values in this table are based upon an ideal operational amplifier model. Please account for a non-ideal model in your actual circuit design.

Figure 23-5 shows another application (supply is 3 V) diagram of the Trans-Impedance Amplifier module.



Figure 23-5. Trans-Impedance Amplifier Reverse Biased Alternate Application

# Chapter 24 Universal Serial Bus (S08USBV1)

# 24.1 Introduction

This section describes the USB device controller.

This chapter describes an universal serial bus device controller (S08USBV1) module that is based on the Universal Serial Bus Specification Rev 2.0. The USB bus is designed to replace existing bus interfaces such as RS-232, PS/2, and IEEE 1284 for PC peripherals. The S08USBV1 module provides a single-chip solution for full-speed (12 Mbps) USB device applications, and integrates the required transceiver with Serial Interface Engine (SIE), 3.3 V regulator, Endpoint RAM and other control logics.

# 24.1.1 Clocking Requirements

The S08USBV1 requires two clock sources, the 24 MHz bus clock and a 48 MHz reference clock. The 48 MHz clock is sourced directly from MCGOUT. To achieve the 48 MHz clock rate, the MCG must be configured properly for PLL engaged external (PEE) mode with an external crystal. These requirements must be met in order to use the USB.

For USB operation, examples of MCG configuration using PEE mode include:

- 2 MHz crystal RDIV = 000 and VDIV = 0110
- 4 MHz crystal RDIV = 001 and VDIV = 0110

# 24.1.2 Current Consumption in USB Suspend

In USB suspend mode, the USB device current consumption is limited to  $500 \,\mu$ A. When the USB device goes into suspend mode, the firmware typically enters stop3 to meet the USB suspend requirements on current consumption.

### NOTE

Enabling LVD increases current consumption in stop3. Consequently, when trying to satisfy USB suspend requirements, disabling LVD before entering stop3.

# 24.1.3 USB Clock Gating

The bus clock to the USB can be gated on and off using the USB bit in SCGC2. This bit is set after any reset, which enables the bus clock to this module. To conserve power, the USB bit can be cleared to disable the clock to this module when not in use. See Section 5.7.9, "System Clock Gating Control 2 Register (SCGC2)," for details.



Figure 24-1. Block Diagram Highlighting the USB Module

### 24.2 Features

Features of the USB module include:

- USB 2.0 compliant
  - 12 Mbps full-speed (FS) data rate
  - USB data control logic:
    - Packet identification and decoding/generation
    - CRC generation and checking
    - NRZI (non-return-to-zero inverted) encoding/decoding
    - Bit-stuffing
    - Sync detection
    - End-of-packet detection
- Seven USB endpoints
  - Bidirectional endpoint 0
  - Six unidirectional data endpoints configurable as interrupt, bulk, or isochronous
  - Endpoints 5 and 6 support double-buffering
- USB RAM
  - 256 bytes of buffer RAM shared between system and USB module
  - RAM may be allocated as buffers for USB controller or extra system RAM resource
- USB reset options
  - USB Module reset generated by MCU
  - Bus reset generated by the host, which triggers a CPU interrupt
- Suspend and resume operations with remote wakeup support
- Transceiver features
  - Converts USB differential voltages to digital logic signal levels
- On-chip USB pullup resistor
- On-chip 3.3-V regulator

# 24.2.1 Modes of Operation

#### Table 24-1. Operating Modes

| Mode  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Stop2 | USB module is not functional. Before entering stop2, the internal USB voltage regulator and USB transceiver enter shutdown mode; therefore, the USB voltage regulator and USB tranceiver must be disabled by firmware.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Stop3 | <ul> <li>The USB Module is optionally available in stop3.</li> <li>A reduced current consumption mode may be required for USB suspend mode per USB Specification Rev. 2.0, and stop3 mode is useful for achieving lower current consumption for the MCU and hence the overall USB device. Before entering stop3 via firmware, the user must ensure that the device settings are configured for stop3 such that the USB suspend current consumption targets are achieved .</li> <li>The USB module is notified about entering suspend mode when the SLEEPF flag is set; this occurs after the USB bus is idle for 3ms. The device USB suspend mode current consumption level requirements are defined by the USB Specification Rev. 2.0 (500 μA for low-power and 2.5 mA for high-power with remote-wakeup enabled).</li> <li>If USBRESMEN in USBCTL0 is set, and a K-state (resume signaling) is detected on the USBbus, the LPRESF bit in USBCTL0 will become set. This will trigger an asynchronous interrupt that will wake the MCU from stop3 mode and enable clocks to the USB module. The USBRESMEN bit should then be cleared immediately after Stop3 recovery to clear the LPRESF flag bit.</li> </ul> |
| Wait  | USB module is operational.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# 24.2.2 Block Diagram

Figure 24-2 is a block diagram of the USB module.



Figure 24-2. USB Module Block Diagram

Chapter 24. Universal Serial Bus (S08USBV1)

# 24.3 External Signal Description

The USB module requires both data and power pins. Table 24-2 describes each of the USB external pins.

| Name                             | Port               | Direction | Function                                                                               | Reset<br>State    |
|----------------------------------|--------------------|-----------|----------------------------------------------------------------------------------------|-------------------|
| Positive USB differential signal | USBDP              | I/O       | Differential USB signaling.                                                            | High<br>impedance |
| Negative USB differential signal | USBDN              | I/O       | Differential USB signaling.                                                            | High<br>impedance |
| USB voltage regulator power pin  | V <sub>USB33</sub> | Power     | 3.3V USB voltage regulator output<br>or 3.3V USB transceiver/resistor<br>supply input. | _                 |

Table 24-2. USB External Pins

### 24.3.1 USBDP

USBDP is the positive USB differential signal. In a USB peripheral application, connect an external 33 ohms  $\pm 1\%$  resistor in series with this signal in order to meet the USB Specification Rev. 2.0 impedance requirement.

## 24.3.2 USBDN

USBDN is the negative USB differential signal. In a USB peripheral application, connect an external 33 ohms  $\pm 1\%$  resistor in series with this signal in order to meet the USB Specification, Rev. 2.0 impedance requirement.

# 24.3.3 V<sub>USB33</sub>

 $V_{USB33}$  is connected to the on-chip 3.3V voltage regulator (VREG).  $V_{USB33}$  maintains an output voltage of 3.3 V and can only source enough current for USB internal transceiver (XCVR) and USB pull-up resistor. If the VREG is disabled by software, the application must input an external 3.3V power supply to the USB module via  $V_{USB33}$ .

# 24.4 Register Definition

This section describes the memory map and control/status registers for the USB module.

# 24.4.1 USB Control Register 0 (USBCTL0)



Figure 24-3. USB Transceiver and Regulator Control Register 0 (USBCTL0)

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>USBRESET  | <b>USB Reset</b> — This bit generates a hard reset of the USB module, USBPHYEN and USBVREGEN bits will also be cleared. (need remember to restart USBPHY and USBVREG).                                                                                                                                                                                                                                                                               |
|                | <ul> <li>When set to 1, this bit automatically clears when the reset occurs.</li> <li>USB module normal operation</li> <li>1 Returns the USB module to its reset state</li> </ul>                                                                                                                                                                                                                                                                    |
| 6<br>USBPU     | Pull Up Source — This bit determines the source of the pull-up resistor on the USBDP line.                                                                                                                                                                                                                                                                                                                                                           |
|                | <ul> <li>0 Internal USBDP pull-up resistor is disabled; The application can use an external pull-up resistor</li> <li>1 Internal USBDP pull-up resistor is enabled</li> </ul>                                                                                                                                                                                                                                                                        |
| 5<br>USBRESMEN | <b>USB Low-Power Resume Event Enable</b> — This bit, when set, enables the USB module to send an asynchronous wakeup interrupt to the MCU upon detection that the LPRESF bit has become set, indicating a K-state on the USB bus. This bit should be set before entering low-power stop3 mode only after SLEEPF=1 (USB is entering suspend mode). It should be cleared immediately after stop3 recovery in order to clear the Low-Power Resume Flag. |
|                | 0 USB asynchronous wakeup from suspend mode disabled<br>1 USB asynchronous wakeup from suspend mode enabled                                                                                                                                                                                                                                                                                                                                          |
| 4<br>LPRESF    | <b>Low-Power Resume Flag</b> — This bit becomes set in USB suspend mode if USBRESMEN=1 and a K-state is detected on the USB bus, indicating resume signaling while the device is in a low-power stop3 mode. This flag bit will trigger an asynchronous interrupt, which will wake the device from stop3. Firmware should then clear the USBRESMEN bit in order to clear the LPRESF bit.                                                              |
|                | 0 No K-state detected on the USB bus while the device is in stop3 and the USB is suspended.<br>1 K-state detected on the USB bus when USBRESMEN=1, the device is in stop3, and the USB is suspended.                                                                                                                                                                                                                                                 |
| 2<br>USBVREN   | <b>USB Voltage Regulator Enable</b> — This bit enables the on-chip 3.3V USB voltage regulator.                                                                                                                                                                                                                                                                                                                                                       |
|                | <ul><li>0 On-chip USB voltage regulator is disabled (OFF MODE)</li><li>1 On-chip USB voltage regulator is enabled for Active or Standby mode</li></ul>                                                                                                                                                                                                                                                                                               |
| 0<br>USBPHYEN  | <b>USB PHY Transceiver Enable</b> — When the USB PHY is disabled, USBDP and USBDN are hi-Z. It is recommended that the USB PHY be enabled before setting the USBEN bit in the CTL register. The firmware must ensure that the USB PHY remains enabled when entering USB SUSPEND mode.                                                                                                                                                                |
|                | <ul><li>0 On-chip USB PHY is disabled</li><li>1 On-chip USB PHY is enabled</li></ul>                                                                                                                                                                                                                                                                                                                                                                 |

#### Table 24-3. USBCTL0 Field Descriptions

# 24.4.2 Peripheral ID Register (PERID)

The Peripheral ID Register will read back the value of 0x04. This value is defined for the USB module Peripheral.



Figure 24-4. Peripheral ID Register (PERID)

Table 24-4. PERID Field Descriptions

| Field          | Description                                                                                                                              |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 5:0<br>ID[5:0] | <b>Peripheral Configuration Number</b> — This number is set to 0x04 and indicates that the peripheral is the Full-speed USB module core. |

# 24.4.3 Peripheral ID Complement Register (IDCOMP)

The Peripheral ID Complement Register reads back the complement of the Peripheral ID Register. For the USB module peripheral, this will be 0xFB.



= Unimplemented or Reserved

Figure 24-5. Peripheral ID Complement Register (IDCOMP)

#### Table 24-5. IDCOMP Field Descriptions

| Field           | Description                                                        |
|-----------------|--------------------------------------------------------------------|
| 5:0<br>NID[5:0] | <b>Compliment ID Number</b> — One's complement version of ID[5:0]. |

# 24.4.4 Peripheral Revision Register (REV)

The Revision Register will read back the value of the USB Peripheral Revision.



 Table 24-6. REV Field Descriptions

| Field           | Description                                                       |
|-----------------|-------------------------------------------------------------------|
| 8–0<br>REV[7:0] | <b>Revision</b> — Revision number of the USB module USB 2.0 Core. |

### 24.4.5 Interrupt Status Register (INTSTAT)

The Interrupt Status Register (INTSTAT) contains bits for each of the interrupt sources within the USB module. Each of these bits are qualified with their respective interrupt enable bits (see the Interrupt Enable Register). All bits of the register are logically OR'ed together to form a single interrupt source for the microcontroller. Once an interrupt bit has been set, it may only be cleared by writing a one to the respective interrupt bit. This register will contain the value of 0x00 after a reset.



Figure 24-8. Interrupt Status Register (INTSTAT)

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>STALLF  | <ul> <li>Stall Flag — The stall interrupt is used in device mode. In device mode the Stall Flag is asserted when a STALL handshake is sent by the serial interface engine (SIE).</li> <li>A STALL handshake has not been sent</li> <li>A STALL handshake has been sent</li> </ul>                                                                                                                                                                             |
| 5<br>RESUMEF | <ul> <li>Resume Flag — This bit is set 2.5 μs after clocks to the USB module have restarted following resume signaling. It can be used to indicate remote wakeup signaling on the USB bus. This interrupt should be enabled only when the USB module is about to enter suspend mode (usually when SLEEPF interrupt detected).</li> <li>0 No RESUME observed</li> <li>1 RESUME detected (K-state is observed on the USBDP/USBDN signals for 2.5 μs)</li> </ul> |
| 4<br>SLEEPF  | <ul> <li>Sleep Flag — This bit is set if the USB module has detected a constant idle on the USB bus for 3 ms, indicating that the USB module will go into suspend mode. The sleep timer is reset by activity on the USB bus.</li> <li>No constant idle state of 3 ms has been detected on the USB bus</li> <li>A constant idle state of 3 ms has been detected on the USB bus</li> </ul>                                                                      |

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>TOKDNEF | <ul> <li>Token Complete Flag — This bit is set when the current transaction is complete. The firmware should immediately read the STAT register to determine the endpoint and BD information. Clearing this bit (by setting it to 1) causes the STAT register to be cleared or the STAT FIFO holding register to be loaded into the STAT register.</li> <li>No tokens being processed are complete</li> <li>Current token being processed is complete</li> </ul> |
| 2<br>SOFTOKF | <ul> <li>SOF Token Flag — This bit is set if the USB module has received a Start Of Frame (SOF) token.</li> <li>0 The USB module has not received a Start Of Frame (SOF) token</li> <li>1 The USB module has received a Start Of Frame (SOF) token</li> </ul>                                                                                                                                                                                                    |
| 1<br>ERRORF  | <ul> <li>Error Flag — This bit is set when any of the error conditions within the ERRSTAT register have occurred. The firmware must then read the ERRSTAT register to determine the source of the error.</li> <li>0 No error conditions within the ERRSTAT register have been detected</li> <li>1 Error conditions within the ERRSTAT register have been detected</li> </ul>                                                                                     |
| 0<br>USBRSTF | <ul> <li>USB Reset Flag —This bit is set when the USB module has decoded a valid USB reset. When asserted, this bit will inform the MCU to automatically write 0x00 to the Address Register and to enable endpoint 0. USBRSTF is set once a USB reset has been detected for 2.5 μs. It will not be asserted again until the USB reset condition has been removed, and then reasserted.</li> <li>0 No USB reset observed</li> <li>1 USB reset detected</li> </ul> |

#### Table 24-8. INTSTAT Field Descriptions (Continued)

### 24.4.6 Interrupt Enable Register (INTENB)

The Interrupt Enable Register (INTENB) contains enable bits for each of the interrupt sources within the USB module. Setting any of these bits will enable the respective interrupt source in the INTSTAT register. This register will contain the value of 0x00 after a reset, i.e. all interrupts disabled.



Figure 24-9. Interrupt Enable Register (INTENB)

#### Table 24-9. INTENB Field Descriptions

| Field       | Description                                                                                                                                                     |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>STALL  | <ul> <li>STALL Interrupt Enable — Setting this bit will enable STALL interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul>              |
| 5<br>RESUME | <ul> <li><b>RESUME Interrupt Enable</b> — Setting this bit will enable RESUME interrupts.</li> <li>0 Interrupt disabled</li> <li>1 Interrupt enabled</li> </ul> |
| 4<br>SLEEP  | <ul> <li>SLEEP Interrupt Enable — Setting this bit will enable SLEEP interrupts.</li> <li>0 Interrupt disabled</li> <li>1 Interrupt enabled</li> </ul>          |

| Field       | Description                                                                                                                                          |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>TOKDNE | <ul> <li>TOKDNE Interrupt Enable — Setting this bit will enable TOKDNE interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul> |
| 2<br>SOFTOK | <ul> <li>SOFTOK Interrupt Enable — Setting this bit will enable SOFTOK interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul> |
| 1<br>ERROR  | <ul> <li>ERROR Interrupt Enable — Setting this bit will enable ERROR interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul>   |
| 0<br>USBRST | USBRST Interrupt Enable — Setting this bit will enable USBRST interrupts.<br>0 Interrupt disabled<br>1 Interrupt enabled                             |

Table 24-9. INTENB Field Descriptions (Continued)

### 24.4.7 Error Interrupt Status Register (ERRSTAT)

The Error Interrupt Status Register (ERRSTAT) contains bits for each of the error sources within the USB module. Each of these bits corresponds to its respective error enable bit (See Section 24.4.8, "Error Interrupt Enable Register (ERRENB)). The result is OR'ed together and sent to the ERROR bit of the INTSTAT register. Once an interrupt bit has been set it may only be cleared by writing a one to the corresponding flag bit. Each bit is set as soon as the error condition is detected. Thus, the interrupt will typically not correspond with the end of a token being processed. This register will contain the value of 0x00 after reset.



Figure 24-10. Error Interrupt Status Register (ERRSTAT)

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>BTSERRF | <ul> <li>Bit Stuff Error Flag — A bit stuff error has been detected. If set, the corresponding packet will be rejected due to a bit stuff error.</li> <li>0 No bit stuff error detected</li> <li>1 Bit stuff error flag set</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5<br>BUFERRF | <ul> <li>Buffer Error Flag — This bit is set if the USB module has requested a memory access to read a new BD but has not been given the bus before the USB module needs to receive or transmit data. If processing a TX (IN endpoint) transfer this would cause a transmit data underflow condition. Or if processing an Rx (OUT endpoint) transfer this would cause a receive data overflow condition. This bit is also set if a data packet to or from the host is larger than the buffer size that is allocated in the BD. In this case the data packet is truncated as it is put into buffer memory.</li> <li>0 No buffer error detected</li> <li>1 A buffer error has occurred</li> </ul> |

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>BTOERRF | <b>Bus Turnaround Error Timeout Flag</b> — This bit is set if a bus turnaround timeout error has occurred. The USB module uses a bus turnaround timer to keep track of the amount of time elapsed between the token and data phases of a SETUP or OUT TOKEN or the data and handshake phases of an IN TOKEN. If more than 16-bit times are counted from the previous EOP before a transition from IDLE a bus turnaround timeout error will occur. 0 No bus turnaround timeout error has been detected 1 A bus turnaround timeout error has occurred |
| 3<br>DFN8F   | <ul> <li>Data Field Error Flag — The data field received was not an interval of 8 bits. The USB Specification specifies that the data field must be an integer number of bytes. If the data field was not an integer number of bytes, this bit will be set.</li> <li>0 The data field was an integer number of bytes</li> <li>1 The data field was not an integer number of bytes</li> </ul>                                                                                                                                                        |
| 2<br>CRC16F  | <ul> <li>CRC16 Error Flag — The CRC16 failed. If set, the data packet was rejected due to a CRC16 error.</li> <li>0 No CRC16 error detected</li> <li>1 CRC16 error detected</li> </ul>                                                                                                                                                                                                                                                                                                                                                              |
| 1<br>CRC5F   | <ul> <li>CRC5 Error Flag — This bit will detect a CRC5 error in the token packets generated by the host. If set, the token packet was rejected due to a CRC5 error.</li> <li>0 No CRC5 error detected</li> <li>1 CRC5 error detected, and the token packet was rejected.</li> </ul>                                                                                                                                                                                                                                                                 |
| 0<br>PIDERRF | PID Error Flag — The PID check failed.         0       No PID check error detected         1       PID check error detected                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Table 24-10. ERRSTAT Field Descriptions (Continued)

### 24.4.8 Error Interrupt Enable Register (ERRENB)



#### Figure 24-11. Error Interrupt Enable Register (ERRENB)

#### Table 24-11. ERRSTAT Field Descriptions

| Field       | Description                                                                                                                                          |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>BTSERR | <ul> <li>BTSERR Interrupt Enable — Setting this bit will enable BTSERR interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul> |
| 5<br>BUFERR | <ul> <li>BUFERR Interrupt Enable — Setting this bit will enable BUFERR interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul> |
| 4<br>BTOERR | <ul> <li>BTOERR Interrupt Enable — Setting this bit will enable BTOERR interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul> |

| Field       | Description                                                                                                                                              |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>DFN8   | <ul> <li>DFN8 Interrupt Enable — Setting this bit will enable DFN8 interrupts.</li> <li>0 Interrupt disabled</li> <li>1 Interrupt enabled</li> </ul>     |
| 2<br>CRC16  | <ul> <li>CRC16 Interrupt Enable — Setting this bit will enable CRC16 interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul>       |
| 1<br>CRC5   | <ul> <li>CRC5 Interrupt Enable — Setting this bit will enable CRC5 interrupts.</li> <li>Interrupt disabled</li> <li>Interrupt enabled</li> </ul>         |
| 0<br>PIDERR | <ul> <li>PIDERR Interrupt Enable — Setting this bit will enable PIDERR interrupts.</li> <li>0 Interrupt disabled</li> <li>1 Interrupt enabled</li> </ul> |

Table 24-11. ERRSTAT Field Descriptions (Continued)

### 24.4.9 Status Register (STAT)

The Status Register reports the transaction status within the USB module. When the MCU receives a TOKDNE interrupt, the Status Register should be read to determine the status of the previous endpoint communication. The data in the status register is valid only when the TOKDNEF interrupt flag is asserted. The STAT register is actually a read window into a status FIFO maintained by the USB module. When the USB module uses a BD, it updates the status register. If another USB transaction is performed before the TOKDNE interrupt is serviced, the USB module will store the status of the next transaction in the STAT FIFO. Thus, the STAT register is actually a four byte FIFO which allows the microcontroller to process one transaction while the serial interface engine (SIE) is processing the next. Clearing the TOKDNEF bit in the INTSTAT register causes the SIE to update the STAT register with the contents of the next STAT value. If the next data in the STAT FIFO holding register is valid, the SIE will immediately reassert the TOKDNE interrupt.



Figure 24-12. Status Register (STAT)

| Field            | Description                                                                                                                                                                                                                                                                                                                                                          |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–4<br>ENDP[3:0] | Endpoint Number — These four bits encode the endpoint address that received or transmitted the previous token. This allows the microcontroller to determine which BDT entry was updated by the last USB transaction. 0000 Endpoint 0 0001 Endpoint 1 0010 Endpoint 2 0011 Endpoint 3 0100 Endpoint 4 0101 Endpoint 5 0110 Endpoint 6                                 |
| 3<br>IN          | <ul> <li>In/Out Transaction — This bit indicates whether the last BDT updated was for a transmit (IN) transfer or a receive (OUT) data transfer.</li> <li>Last transaction was a receive (OUT) data transfer</li> <li>Last BDT updated was for transmit (IN) transfer</li> </ul>                                                                                     |
| 2<br>ODD         | <ul> <li>Odd/Even Transaction — This bit is indicates whether the last buffer descriptor updated was in the odd bank of the BDT or the even bank of the BDT, See earlier section for more information on BDT address generation.</li> <li>Last buffer descriptor updated was in the EVEN bank</li> <li>Last buffer descriptor updated was in the ODD bank</li> </ul> |

#### Table 24-12. STAT Field Descriptions

## 24.4.10 Control Register (CTL)

The control register provides various control and configuration information for the USB module.



Figure 24-13. Control Register (CTL)

Table 24-13. CTL Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>TSUSPEND | <ul> <li>Transaction Suspend — This bit is set by the serial interface engine (SIE) when a Setup Token is received, allowing software to dequeue any pending packet transactions in the BDT before resuming token processing. The TSUSPEND bit informs the processor that the SIE has disabled packet transmission and reception. Clearing this bit allows the SIE to continue token processing.</li> <li>0 Allows the SIE to continue token processing</li> <li>1 Set by the SIE when a Setup Token is received; SIE has disabled packet transmission and reception.</li> </ul> |
| 2<br>CRESUME  | <ul> <li>Resume Signaling — Setting this bit will allow the USB module to execute resume signaling. This will allow the USB module to perform remote wakeup. Software must set CRESUME to 1 for the amount of time required by the USB Specification Rev. 2.0 (Section 7.1.7.7) and then clear it to 0.</li> <li>0 Do not execute remote wakeup</li> <li>1 Execute resume signaling - remote wakeup</li> </ul>                                                                                                                                                                   |

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>ODDRST | <ul> <li>Odd Reset — Setting this bit resets all the buffer descriptor ODD ping-pong bits to 0 which will then specify the EVEN descriptor bank. This bit is used with double-buffered endpoints 5 and 6. This bit has no effect on endpoints 0 through 4.</li> <li>0 Do not reset</li> <li>1 Reset all the buffer descriptor ODD ping/pong bits to 0 which will then specify the EVEN descriptor bank</li> </ul> |
| 0<br>USBEN  | <ul> <li>USB Enable — Setting this bit enables the USB module to operate. Setting this bit causes the SIE to reset all of its ODD bits to the BDTs. Thus, setting this bit will reset much of the logic in the SIE.</li> <li>0 Disable the USB module</li> <li>1 Enable the USB module for operation</li> </ul>                                                                                                   |

Table 24-13. CTL Field Descriptions (Continued)

## 24.4.11 Address Register (ADDR)

The ADDR register contains the unique 7-bit address the device will be recognized as through USB. The register is reset to 0x00 after the reset input has gone active or the USB module has decoded USB reset signaling. That will initialize the address register to decode address 0x00 as required by the USB specification. Firmware will change the value when it processes a SET\_ADDRESS request.

|       | 7 | 6     | 5 | 4   | 3     | 2     | 1     | 0     |
|-------|---|-------|---|-----|-------|-------|-------|-------|
| R     | 0 | ADDB6 |   | R 4 | ADDR3 | ADDB2 | ADDR1 | ADDR0 |
| W     |   | /     |   |     |       |       |       |       |
| Reset | 0 | 0     | 0 | 0   | 0     | 0     | 0     | 0     |

Figure 24-14. Address Register (ADDR)

#### Table 24-14. ADDR Field Descriptions

| Field            | Description                                                                            |
|------------------|----------------------------------------------------------------------------------------|
| 6–0<br>ADDR[6:0] | USB Address — This 7-bit value defines the USB address that the USB module will decode |

### 24.4.12 Frame Number Register (FRMNUML, FRMNUMH)

The Frame Number Registers contains the 11-bit frame number. The Frame Number Register requires two 8-bit registers to implement. The low order byte is contained in FRMNUML, and the high order byte is contained in FRMNUMH. These registers are updated with the current frame number whenever a SOF TOKEN is received.



#### Chapter 24. Universal Serial Bus (S08USBV1)



#### Table 24-15. FRMNUML Field Descriptions



= Unimplemented or Reserved

#### Figure 24-16. Frame Number Register High (FRMNUMH)

| Field            | Description                                                                         |
|------------------|-------------------------------------------------------------------------------------|
| 2–0<br>FRM[10:8] | Frame Number — These bits represent the high-order bits of the 11-bit Frame Number. |

# 24.4.13 Endpoint Control Register (EPCTLn, n=0-6)

The Endpoint Control Registers contains the endpoint control bits (EPCTLDIS, EPRXEN, EPTXEN, and EPHSHK) for each endpoint available within the USB module for a decoded address. These four bits define all of the control necessary for any one endpoint. The formats for these registers are shown in the tables below. Endpoint 0 (ENDP0) is associated with control pipe 0 which is required by the USB for all functions. Therefore, after a USBRST interrupt has been received, the microcontroller should set EPCTL0 to contain 0x0D.



Figure 24-17. Endpoint Control Register (EPCTLn)

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>EPCTLDIS | <b>Endpoint Control</b> — This bit defines if an endpoint is enabled and the direction of the endpoint. The endpoint enable/direction control is defined in Table 24-18.                                                                                                                                                                                                                                                                                               |
| 3<br>EPRXEN   | <b>Endpoint Rx Enable</b> — This bit defines if an endpoint is enabled for OUT transfers. The endpoint enable/direction control is defined in Table 24-18.                                                                                                                                                                                                                                                                                                             |
| 2<br>EPTXEN   | <b>Endpoint Tx Enable</b> — This bit defines if an endpoint is enabled for IN transfers. The endpoint enable/direction control is defined in Table 24-18.                                                                                                                                                                                                                                                                                                              |
| 1<br>EPSTALL  | <ul> <li>Endpoint Stall — When set, this bit indicates that the endpoint is stalled. This bit has priority over all other control bits in the Endpoint Control register, but is only valid if EPTXEN=1 or EPRXEN=1. Any access to this endpoint will cause the USB module to return a STALL handshake. Once an endpoint is stalled it requires intervention from the Host Controller.</li> <li>0 Endpoint n is not stalled</li> <li>1 Endpoint n is stalled</li> </ul> |
| 0<br>EPHSHK   | <ul> <li>Endpoint Handshake — This bit determines if the endpoint will perform handshaking during a transaction to the endpoint. This bit will generally be set unless the endpoint is isochronous.</li> <li>0 No handshaking performed during a transaction to this endpoint (usually for isochronous endpoints)</li> <li>1 Handshaking performed during a transaction to this endpoint</li> </ul>                                                                    |

#### Table 24-17. EPCTLn Field Descriptions

### Table 24-18. Endpoint Enable/Direction Control

|               | Bit Name    |             | Endpoint Enable/Direction Control                |  |  |
|---------------|-------------|-------------|--------------------------------------------------|--|--|
| 4<br>EPCTLDIS | 3<br>EPRXEN | 2<br>EPTXEN |                                                  |  |  |
| Х             | 0           | 0           | Disable endpoint                                 |  |  |
| X             | 0           | 1           | Enable endpoint for IN(TX) transfers only        |  |  |
| Х             | 1           | 0           | Enable endpoint for OUT(RX) transfers only       |  |  |
| 0             | 1           | 1           | Enable endpoint for IN, OUT and SETUP transfers. |  |  |
| 1             | 1           | 1           | RESERVE                                          |  |  |

Chapter 24. Universal Serial Bus (S08USBV1)

# 24.5 Functional Description

This section describes the functional behavior of the USB module. It documents data packet processing both for endpoint 0 and data endpoints, USB suspend and resume states, SOF token processing, reset conditions and interrupts.

## 24.5.1 Block Descriptions

The block diagram is found in Figure 24-2. The module's sub-blocks and external signals are described in the following sections. The module involves several major blocks - USB transceiver (XCVR), USB serial interface engine (SIE), a 3.3V regulator (VREG), endpoint buffer manager, shared RAM arbitration, USB RAM and the SkyBlue gasket.

## 24.5.1.1 USB Serial Interface Engine (SIE)

The USB serial interface engine (SIE) is comprised of two major functions: (1) TX Logic and (2) RX Logic. These major functions are described below in more detail. The TX and RX logic are connected by a USB protocol engine which manages packet flow to and from the USB module. The SIE is connected to the rest of the system via internal Basic Virtual Component Interface (BVCI) compliant target and initiator buses. The BVCI target interface is used to configure the USB SIE and to provide status and interrupts to CPU. The BVCI Initiator interface provides the integrated DMA controller access to the Buffer Descriptor Table (BDT), and transfers USB data to or from USB RAM memory.

### 24.5.1.1.1 Serial Interface Engine (SIE) Transmitter Logic

The SIE transmitter logic has two primary functions. The first is to format the USB data packets that have been stored in the endpoint buffers. The second is to transmit data packets via the USB transceiver.

All of the necessary USB data formatting is performed by the SIE transmitter logic, including:

- NRZI encoding
- bit-stuffing
- CRC computation
- addition of the SYNC field
- addition of the End-of-packet (EOP)

The CPU typically places data in the endpoint buffers as part of the application. When the buffer is configured as an IN buffer and the USB Host requests a packet, the SIE responds with a properly formatted data packet.

The transmitter logic is also used to generate responses to packets received from the USB Host. When a properly formatted packet is received from the USB Host, the transmitter logic responds with the appropriate ACK, NAK or STALL handshake.

When the SIE transmitter logic is transmitting data from the buffer space for a particular endpoint, CPU access to that endpoint buffer space is not recommended.

### 24.5.1.1.2 Serial Interface Engine (SIE) Receiver Logic

The SIE Receiver Logic receives USB data and stores USB packets in USB RAM for processing by the CPU and the application software. Serial data from the transceiver is converted to a byte-wide parallel data stream, checked for proper packet framing, and stored in the USB RAM memory.

Received bitstream processing includes the following operations:

- decodes an NRZ USB serial data stream
- Sync detection
- Bit-stuff removal (and error detection)
- End-of-packet (EOP) detection
- CRC validation
- PID check
- other USB protocol layer checks.

The SIE Receiver Logic provides error detection including:

- Bad CRC
- Timeout detection for EOP
- Bit stuffing violation

If a properly formatted packet is received, the receiver logic initiates a handshake response to the host. If the packet is not decoded correctly due to bit stuff violation, CRC error or other packet level problem, the receiver ignores it. The USB Host will eventually time-out waiting for a response, and retransmit the packet.

When the SIE Receiver Logic is receiving data in the buffer space for a particular endpoint, CPU access to that buffer space is not recommended.

### 24.5.1.2 MCU/Memory Interfaces

### 24.5.1.2.1 SkyBlue Gasket

The SkyBlue gasket connects the USB module to the SoC internal peripheral bus. The gasket maps accesses to the endpoint buffer descriptors or the endpoint buffers into the shared RAM block, and it also maps accesses to the peripherals register set into the serial interface engine (SIE) register space. The SkyBlue gasket interface includes registers to control the USB transceiver and voltage regulator.

### 24.5.1.2.2 Endpoint Buffer Manager

Each endpoint supported by the USB device transmits data to and from buffers stored in the shared buffer memory. The serial interface engine (SIE) uses a table of descriptors, the Buffer Descriptor Table (BDT), which is also stored in the USB RAM to describe the characteristics of each endpoint. The endpoint buffer manager is responsible for mapping requests to access endpoint buffer descriptors into physical addresses within the USB RAM block.

### 24.5.1.2.3 RAM Arbitration

The arbitration block allows access to the USB RAM block from the SkyBlue gasket block and from the SIE.

### 24.5.1.3 USB RAM

The USB module includes 256 bytes of high speed RAM, accessible by the USB serial interface engine (SIE) and the CPU. The USB RAM runs at twice the speed of the bus clock to allow interleaved non-blocked access by both the CPU and SIE. The USB RAM is used for storage of the Buffer Descriptor Table (BDT) and endpoint buffers. USB RAM that is not allocated for the BDT and endpoint buffers can be used as system memory. If the USB module is not enabled, then the entire USB RAM may be used as system memory.

### 24.5.1.4 USB Transceiver (XCVR)

The USB transceiver is electrically compliant to the *Universal Serial Bus Specification 2.0*. This physical layer provides the necessary 2-wire differential NRZI signaling for USB communication. The transceiver is on-chip to provide a cost effective single chip USB peripheral solution.

### 24.5.1.5 USB On-Chip Voltage Regulator (VREG)

The on-chip 3.3V regulator provides a stable power source to power the USB internal transceiver and provide for the termination of an internal or external pull-up resistor. When the on-chip regulator is enabled, it requires a voltage supply input in the range from 3.9V to 5.5V, and the voltage regulator output will be in the range of 3.0V to 3.6V.

With a dedicated on-chip USB 3.3V regulator and a separate power supply for the MCU, the MCU and USB can operate at different voltages (See the USB electricals regarding the USB voltage regulator electrical characteristics). When the on-chip 3.3V regulator is disabled, a 3.3V source must be provided through the  $V_{USB33}$  pin to power the USB transceiver. In this case, the power supply voltage to the MCU must not fall below the input voltage at the  $V_{USB33}$  pin.

The 3.3V regulator has 3 modes including:

- Active mode This mode is entered when USB is active. Current requirement is sufficient to power the transceiver and the USBDP pull-up resistor.
- Standby The voltage regulator standby mode is entered automatically when the USB device is in suspend mode. When the USB device is forced into suspend mode by the USB bus, the firmware must configure the MCU for stop3 mode. In standby mode, the requirement is to maintain the USBDP pin voltage at 3.0V to 3.6V, with a 900 ohm (worst-case) pull-up.
- Power off This mode is entered anytime when stop2 is entered or when the voltage regulator is disabled.

# 24.5.1.6 USB On-Chip USBDP Pullup Resistor

The pull-up resistor on the USBDP line required for full-speed operation by the USB Specification Rev. 2.0 can be either internal or external to the MCU, depending on the application requirements. An on-chip pull-up resistor, implemented as specified in the USB 2.0 resistor ECN, is optionally available via firmware configuration. Alternatively, this on-chip pull-up resistor can be disabled, and the USB module can be configured to use an external pull-up resistor for the USBDP line instead. If using an external pull-up resistor on the USBDP line, the resistor must comply with the requirements in the USB 2.0 resistor ECN found at http://www.usb.org.

The USBPU bit in the USBCTL0 register can be used to indicate if the pull-up resistor is internal or external to the MCU. If USBPU is clear, the internal pull-up resistor on USBDP is disabled, and an external USBDP pull-up can be used. When using an external USBDP pull-up, if the voltage regulator is enabled, the  $V_{USB33}$  voltage output can be used with the USBDP pull-up. While the use of the internal USBDP pull-up resistor is generally recommended, the figure below shows the USBDP pull-up resistor configuration for a USB device using an external resistor tied to  $V_{USB33}$ .





# 24.5.1.7 USB Powering and USBDP Pull-up Enable Options

The USB module provides a single-chip solution for USB device applications that are either self-powered or bus-powered. The USB device needs to know when it has a valid USB connection in order to enable or disable the pull-up resistor on the USBDP line. For the USB module on this device, the pull-up on USBDP should only be applied when a valid VBUS connection is sensed, as required by the USB specification.

In bus-powered applications, system power should be derived from VBUS. Because VBUS is only available when a valid USB connection from host to device is made, the VBUS sensing is built-in, and the USBDP pull-up can be enabled accordingly.

With self-powered applications, determining when a valid USB connection is made is different than with bus-powered applications. For self-powered applications, VBUS sensing must be built into the application. For instance, a KBI pin interrupt can be utilized (if available). When a valid VBUS connection

#### Chapter 24. Universal Serial Bus (S08USBV1)

is made, the KBI interrupt can notify the application that a valid USB connection is available, and the internal pull-up resistor can be enabled using the USBPU bit. If an external pull-up resistor is used instead of the internal one, the VBUS sensing mechanism must be included in the system design.

Table 24-19 below summarizes the differences in enabling the USBDP pull-up for the different USB power modes.

| Power                 | USBDP Pull-up | Pull-up Enable         |
|-----------------------|---------------|------------------------|
| Bus Power             | Internal      | Set USBPU bit          |
| (Built-In VBUS sense) | External      | Build into application |
| Self Power            | Internal      | Set USBPU bit          |
| into application)     | External      | Build into application |

Table 24-19. USBDP Pull-up Enable for Different USB Power Modes

## 24.5.2 Buffer Descriptor Table (BDT)

To efficiently manage USB endpoint communications, the USB module implements a Buffer Descriptor Table (BDT) comprised of buffer descriptors (BD) in the local USB RAM. The BD entries provide status or control information for a corresponding endpoint. The BD entries also provide an address to the endpoint's buffer. A single BD for an endpoint direction requires 3-bytes. A detailed description of the BDT format is provided in the next sections.

The software API will need to intelligently manage buffers for the USB module by updating the BDT when needed. This allows the USB module to efficiently handle data transmission and reception, while the microcontroller performs communication overhead processing and other function dependent applications.

Because the buffers are shared between the microcontroller and the USB module, a simple semaphore mechanism is used to distinguish who is allowed to update the BDT and buffers in buffer memory. A semaphore bit, the OWN bit, is cleared to 0 when the BD entry is owned by the microcontroller. The microcontroller is allowed read and write access to the BD entry and the data buffer when the OWN bit is 0. When the OWN bit is set to 1, the BD entry and the data buffer are owned by the USB module. The USB module now has full read and write access and the microcontroller should not modify the BD or its corresponding data buffer.

### 24.5.2.1 Multiple Buffer Descriptor Table Entries for a Single Endpoint

Every endpoint direction requires at least one three-byte Buffer Descriptor entry. Thus, endpoint 0, a bidirectional control endpoint, requires one BDT entry for the IN direction, and one for the OUT direction.

Using two BD entries also allows for double-buffering. Double-buffering BDs allows the USB module to easily transfer data at the maximum throughput provided by the USB module. Double buffering allows the MCU to process one BD while the USB module is processing the other BD.

To facilitate double-buffering, two Buffer Descriptor (BD) entries are needed for each endpoint direction. The first BD entry is the EVEN BD and second BD entry is the ODD BD.

## 24.5.2.2 Addressing Buffer Descriptor Table Entries

The BDT addressing is hardwired into the module. The BDT occupies the first portion of the USB RAM. To access endpoint data via the USB or MCU, the addressing mechanism of the Buffer Descriptor Table must be understood.

All enabled IN and OUT endpoint BD entries are indexed into the BDT to allow easy access via the USB module or the MCU. The figure below shows the USB RAM organization. The figure shows that the first entries in the USB RAM are dedicated to storage of the BDT entries - i.e. the first 30 bytes of the USB RAM (0x00 to 0x1D) are used to implement the BDT.

| USB RAM<br>Offset | USB RAM Description of Contents        |                         |  |
|-------------------|----------------------------------------|-------------------------|--|
| 0x00              |                                        | Endpoint 0 IN           |  |
|                   |                                        | Endpoint 0, OUT         |  |
|                   |                                        | Endpoint 1              |  |
|                   |                                        | Endpoint 2              |  |
|                   | BDT                                    | Endpoint 3              |  |
|                   |                                        | Endpoint 4              |  |
|                   |                                        | Endpoint 5, Buffer EVEN |  |
|                   |                                        | Endpoint 5, Buffer ODD  |  |
|                   |                                        | Endpoint 6, Buffer EVEN |  |
| 0x1D              |                                        | Endpoint 6, Buffer ODD  |  |
| 0x1E              |                                        | RESERVED                |  |
| 0x1F              |                                        | RESERVED                |  |
| 0x20              |                                        |                         |  |
|                   | USB RAM available for endpoint buffers |                         |  |
| 0xFF              |                                        |                         |  |

### Table 24-20. USB RAM Organization

When the USB module receives a USB token on an enabled endpoint, it interrogates the BDT. The USB module must read the corresponding endpoint BD entry and determine if it owns the BD and corresponding data buffer.

### 24.5.2.3 Buffer Descriptor Formats

The buffer descriptors (BD's) are groups of registers which provide endpoint buffer control information for the USB module and the MCU. The BD's have different meanings based on who is reading the BD in memory.

#### Chapter 24. Universal Serial Bus (S08USBV1)

The USB module uses the data stored in the BD's to determine:

- Who owns the buffer in system memory
- Data0 or Data1 PID
- Release Own upon packet completion
- Data toggle synchronization enable
- How much data is to be transmitted or received
- Where the buffer resides in the buffer RAM.

The microcontroller uses the data stored in the BDs to determine:

- Who owns the buffer in system memory
- Data0 or Data1 PID
- The received TOKEN PID
- How much data was transmitted or received.
- Where the buffer resides in buffer memory

The BDT is composed of Buffer Descriptors (BD) which are used to define and control the actual buffers in the USB RAM space. BDs always occur as a 3-bytes block. See Table 24-21 for the BD example of Enndpoint 0 IN start from USB RAM offset 0x00.

The format for the buffer descriptor is shown in Table 24-22.

| Offset | Register   |        |                 |                 |                   |                        |     |   |
|--------|------------|--------|-----------------|-----------------|-------------------|------------------------|-----|---|
|        | 7          | 6      | 5               | 4               | 3                 | 2                      | 1   | 0 |
| 0x00   | OWN D      | ATA0/1 | 0<br>BDTKPID[3] | 0<br>BDTKPID[3] | DTS<br>BDTKPID[1] | BDTSTALL<br>BDTKPID[0] | 0 0 |   |
| 0x01   | BC[7:0]    |        |                 |                 |                   |                        |     |   |
| 0x02   | EPADR[9:2] |        |                 |                 |                   |                        |     |   |

#### Table 24-21. Buffer Descriptor Example

| Field                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OWN                    | <b>OWN</b> — This OWN bit determines who currently owns the buffer. The USB SIE generally writes a 0 to this bit when it has completed a token. The USB module ignores all other fields in the BD when OWN=0. Once the BD has been assigned to the USB module (OWN=1), the MCU should not change it in any way. This byte of the BD should always be the last byte the MCU (firmware) updates when it initializes a BD. Although the hardware will not block the MCU from accessing the BD while owned by the USB SIE, doing so may cause undefined behavior and is generally not recommended.<br>0 The MCU has exclusive access to the entire BD<br>1 The USB module has exclusive access to the BD |
| DATA0/1                | <ul> <li>Data Toggle — This bit defines if a DATA0 field (DATA0/1=0) or a DATA1 (DATA0/1=1) field was transmitted or received. It is unchanged by the USB module.</li> <li>0 Data 0 packet</li> <li>1 Data 1 packet</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DTS<br>BDTKPID[1]      | <ul> <li>Data Toggle Synchronization / BD Token PID [1] — This bit enables data toggle synchronization.</li> <li>0 No data toggle synchronization is performed.</li> <li>1 Data toggle synchronization is performed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| BDTSTALL<br>BDTKPID[0] | <ul> <li>BDT Stall / BD Token PID [0] — Setting this bit will cause the USB module to issue a STALL handshake if a token is received by the SIE that would use the BDT in this location. The BDT is not consumed by the SIE (the OWN bit remains and the rest of the BD is unchanged) when the BDTSTALL bit is set.</li> <li>0 BDT stall is disabled</li> <li>1 USB will issue a STALL handshake if a token is received by the SIE that would use the BDT in this location</li> </ul>                                                                                                                                                                                                                |
| BC[7:0]                | <b>Byte Count</b> — The Byte Count bits represent the 8-bit byte count. The USB module serial interface engine (SIE) will change this field upon the completion of a RX transfer with the byte count of the data received. Note that while USB supports packets as large as 1023 bytes for isochronous endpoints, this module limits packet size to 64 bytes.                                                                                                                                                                                                                                                                                                                                        |
| EPADR[9:2]             | <b>Endpoint Address</b> — The endpoint address bits represent the upper 8 bits of the 10-bit buffer address within the module's local USB RAM. Bits [1:0] of EPADR are always zero, therefore the address of the buffer must always start on a four-byte aligned address within the local RAM. These bits are unchanged by the USB module. This is NOT the address of the memory on the system bus. EPADR is relative to the start of the local USB RAM.                                                                                                                                                                                                                                             |
| BDTKPID                | <b>BD Token PID</b> — The current token PID is written back to the BD by the USB module when a transfer completes. The values written back are the token PID values from the USB specification: 0x1 for an OUT token, 0x9 for and IN token or 0xd for a SETUP token.                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### 24.5.3 USB Transactions

When the USB module transmits or receives data, it will first compute the BDT address based on the endpoint number, data direction, and which buffer is being used (even or odd), then it will read the BD.

Once the BD has been read, and if the OWN bit equals 1, the serial interface engine (SIE) will transfer the packet data to or from the buffer pointed to by the EPADR field of the BD. When the USB TOKEN is complete, the USB module will update the BDT and change the OWN bit to 0.

The STAT register is updated and the TOKDNE interrupt is set. When the microcontroller processes the TOKDNE interrupt it reads the status register. This gives the microcontroller all the information it needs

to process the endpoint. At this point the microcontroller can allocate a new BD so additional USB data can be transmitted or received for that endpoint, and it can process the previous BD. Figure 24-19 shows a timeline for how a typical USB token would be processed.



Figure 24-19. USB Packet Flow

The USB has two sources of data overrun error:

- 1. The memory latency to the local USB RAM interface may be too high and cause the receive buffer to overflow. This is predominantly a hardware performance issue, usually caused by transient memory access issues.
- 2. The packet received may be larger than the negotiated MAXPACKET size. This is a software bug.

In the first case, the USB will respond with a NAK or bus timeout (BTO) as appropriate for the class of transaction. The BTOERR bit will be set in the ERRSTAT register of the core. Depending on the values of the INTENB and ERRENB register, the core may assert an interrupt to notify the processor of the error. In device mode the BDT is not written back nor is the TOKDNE interrupt triggered because it is assumed that a second attempt will be queued at a future time and will succeed.

In the second case of oversized data packets, the USB specification assumes correct software drivers on both sides. The overrun is not due to memory latency but to a lack of space to put the excess data. NAK'ing the packet will likely cause another retransmission of the already oversized packet data. In response to oversized packets the USB core will still ACK the packet for non-isochronous transfers. The data written to memory is clipped to the MAXPACKET size so as not to corrupt the buffer space. The core will assert the BUFERRF bit of the ERRSTAT register (which could trigger an interrupt, as above) and a TOKDNE interrupt will fire. The BDTKPID field of the BDT will *not* be "1111" because the BUFERRF is *not* due to latency. The packet length field written back to the BDT will be the MAXPACKET value to represent
the length of the clipped data actually written to memory. From here the software can decide an appropriate course of action for future transactions — stalling the endpoint, canceling the transfer, disabling the endpoint, etc.

# 24.5.4 USB Packet Processing

Packet processing for a USB device consists of managing buffers for IN (to the USB Host) and OUT(to the USB device) transactions. Packet processing is further divided into request processing on Endpoint 0, and data packet processing on the data endpoints.

### 24.5.4.1 USB Data Pipe Processing

Data pipe processing is essentially a buffer management task. The firmware is responsible for managing the shared buffer RAM to ensure that a BD is always ready for the hardware to process (OWN bit = 1).

The device allocates buffers within the shared RAM, sets up the buffer descriptors, and waits for interrupts. On receipt of a TOKDNE interrupt, the firmware reads the STAT register to determine which endpoint is affected, then reads the corresponding BDT entry to determine what to do next.

When processing data packets, firmware is responsible for managing the size of the packet buffers to be in compliance with the USB specification, and the physical limitations of this module. Packet sizes up to 64 bytes are supported on all endpoints. Isochronous endpoints also can only specify packet sizes up to 64 bytes.

Firmware is also responsible for setting the appropriate bits in the BDT. For most applications using bulk packets (control, bulk, and interrupt-type transfers), the firmware will set the DTS, BC and EPADR fields for each BD. For isochronous packets, firmware will set BC and EPADR fields. In all cases, firmware will set the OWN bit to enable the endpoint for data transfers.

### 24.5.4.2 Request Processing on Endpoint 0

In most cases, commands to the USB device are directed to Endpoint 0. The Host uses the "Standard Requests" described in Chapter 9 of the USB specification to enumerate and configure the device. Class drivers or product specific drivers running on the host send class (HID, Mass Storage, Imaging) and vendor specific commands to the device on endpoint 0.

USB requests always follow a specific format:

- Host sends a SETUP token, followed by an 8-byte setup packet, and the device hardware can send a handshake packet.
- If the setup packet specifies a data phase, the host and device may transfer up to 64K bytes of data (either IN or OUT, not both).
- The request is terminated by a status phase.

Device firmware monitors the INTSTAT and STAT registers, the endpoint 0 buffer descriptors (BD's), and the contents of the setup packet to correctly execute the host's request.

The flow for processing endpoint 0 requests is as follows:

1. Allocate 8-byte buffers for endpoint 0 OUT.

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

#### Chapter 24. Universal Serial Bus (S08USBV1)

- 2. Create BDT entries for Endpoint 0 OUT, and set the DTS and OWN bits to 1.
- 3. Wait for interrupt TOKDNE.
- 4. Read STAT register.
  - The status register should show Endpoint 0, RX. If it does not, then assert the EPSTALL bit in the endpoint control register.
- 5. Read Endpoint 0 OUT BD.
  - Verify that the token type is a SETUP token. If it is not, then assert the EPSTALL bit in the endpoint control register.
- 6. Decode and process the setup packet.
  - If the direction field in the setup packet indicates an OUT transfer, then process the out data
    phase to receive exactly the number of bytes specified in the wLength field of the setup packet.
  - If the direction field in the setup packet indicates an IN transfer, then process the in data phase to deliver no more than the number of bytes specified in the wLength field. Note that it is common for the host to request more bytes than it needs, expecting the device to only send as much as it needs to.
- 7. After processing the data phase (if there was one), create a zero-byte status phase transaction.
  - This is accomplished for an OUT data phase (IN status phase) by setting the BC to zero in the next BD, while also setting OWN=1. For an IN data phase (OUT status phase), the host will send a zero-byte packet to the device.
  - Firmware can verify completion of the data phase by verifying the received token in the BD on receipt of the TOKDNE interrupt. If the data phase was of type IN, then the status phase token will be OUT. If the data phase was of type OUT, then the status phase token will be IN.

### 24.5.4.3 Endpoint 0 Exception Conditions

The USB includes a number of error checking and recovery mechanisms to ensure reliable data transfer. One such exception occurs when the Host sends a SETUP packet to a device, and the host never receives the acknowledge handshake from the device. In this case, the host will retry the SETUP packet.

Endpoint 0 request handlers on the device must be aware of the possibility that after receiving a correct SETUP packet, they could receive another SETUP packet before the data phase actually begins.

# 24.5.5 Start of Frame Processing

The USB Host allocates time in 1.0 ms chunks called "Frames" for the purposes of packet scheduling. The USB Host starts each frame with a broadcast token called SOF (Start of Frame) that includes an 11-bit sequence number. The TOKSOF interrupt is used to notify firmware when an SOF token was received.

Firmware can read the current frame number from the FRMNUML/FRMNUMH registers.

In general, the SOF interrupt is only monitored by devices using isochronous endpoints to help ensure that the device and host remain synchronized.

# 24.5.6 Suspend/Resume

The USB supports a single low-power mode called Suspend. Getting into and out of the suspended state is described in the following sections.

### 24.5.6.1 Suspend

The USB host can put a single device or the entire bus into the suspended state at any time. The MCU supports suspend mode for low power. Suspend mode will be entered when the USB data lines are in the idle state for more than 3ms. Entry into suspend mode is announced by the SLEEPF bit in the INTSTAT register.

Per the USB specification, a low-power bus-powered USB device is required to draw less than  $500\mu$ A when in the suspended state. A high-power device that supports remote wakeup and has its remote wake-up feature enabled by the host can draw up to 2.5 mA of current. After the initial 3ms idle, the USB device shall reach this state within 7 ms. This low-current requirement means that firmware is responsible for entering stop3 mode once the SLEEPF flag has been set and before the USB module has been placed in the suspend state.

On receipt of resume signaling from the USB, the module can generate an asynchronous interrupt to the MCU which brings the device out of stop mode and wakes up the clocks. Setting the USBRESMEN bit in the USBCTL0 register immediately after the SLEEPF bit becomes set enables this asynchronous notification feature. The USB resume signaling will then cause the LPRESF bit to become set, indicating a low-power SUSPEND resume, which will wake the CPU from stop3 mode.

During normal operation, while the host is sending SOF packets, the USB module will not enter suspend mode.

### 24.5.6.2 Resume

There are three ways to get out of the suspended state. When the USB module is in Suspend state, the Resume detection is active even if all the clocks are disabled and the MCU is in stop3 mode. The MCU can be activated from the suspend state by normal bus activity, a USB reset signal, or upstream resume (remote wakeup).

#### 24.5.6.2.1 Host Initiated Resume

The host signals a resume from suspend by initiating resume signaling (K state) for at least 20 ms followed by a standard low-speed EOP signal. This 20 ms ensures that all devices in the USB network are awakened. After resuming the bus, the host must begin sending bus traffic within 3 ms to prevent the device from re-entering suspend mode.

Depending on the power mode the device is in while suspended, the notification for a host initiated resume will be different:

 Run mode - RESUME must be set after SLEEPF becomes set to enable the RESUMEF interrupt. Then, upon resume signaling, the RESUMEF interrupt will trigger after a K-state has been observed on the USBDP/USBDN lines for 2.5 μs. Chapter 24. Universal Serial Bus (S08USBV1)

• Stop3 mode - USBRESMEN must be set after SLEEPF becomes set to arm the LPRESF bit. Then, upon a K-state on the bus while the device is in stop3 mode, the LPRESF bit will become set, indicating a resume from low-power suspend. This will trigger an asynchronous interrupt to wake the CPU from stop3 mode and resume clocks to the USB module.

#### NOTE

As a precaution, after LPRESF becomes set, firmware should check the state of the USB bus to see if the K-state was a result of a transient event and not a true host-initiated resume. If this is the case, then the device can drop back into stop3 if necessary. To do this, the RESUME interrupt can be enabled in conjunction with the USBRESMEN feature. Then, after LPRESF is set, and a K-state is still detected approximately 2.5 µs after clocks have restarted, firmware can check that the RESUMEF interrupt has triggered, indicating resume signaling from the host.

#### 24.5.6.2.2 USB Reset Signaling

Reset can wake a device from the suspended mode.

#### 24.5.6.2.3 Remote Wakeup

The USB device can send a resume event to the host by writing to the CRESUME bit. Firmware must first set the bit for the time period required by the USB Specification Rev. 2.0 (Section 7.1.7.7) and then clear it to 0.

### 24.5.7 Resets

The module supports multiple types of resets. The first is a bus reset generated by the USB Host, the second is a module reset generated by the MCU.

#### 24.5.7.1 USB Bus Reset

At any time, the USB Host may issue a reset to one or all of the devices attached to the bus. A USB reset is defined as a period of Single Ended Zero (SE0) on the cable for greater than 2.5  $\mu$ s. When the device detects reset signaling, it resets itself to the unconfigured state, and sets its USB address zero. The USB Host uses reset signaling to force one or all connected devices into a known state prior to commencing enumeration.

The USB module responds to reset signaling by asserting the USBRST interrupt in the INTSTAT register. Software is required to service this interrupt to ensure correct operation of the USB.

#### 24.5.7.2 USB Module Reset

USB module resets are initiated on-chip. During a module reset, the USB module is configured in the default mode. The USB module can also be forced into its reset state by setting the USBRESET bit in the USBCTL0 register. The default mode includes the following settings:

• Interrupts masked.

- USB clock enabled
- USB voltage regulator enabled
- USB transceiver enabled
- USBDP pullup disabled
- Endpoints disabled except for EP0
- USB address register set to zero

#### 24.5.8 Interrupts

Interrupts from the INTSTAT register signify events which occur during normal operation — USB Start of Frame tokens (TOKSOF), Packet completion (TOKDNE), USB Bus Reset (USBRST), endpoint errors (ERROR), suspend and resume (SLEEP and RESUME), and endpoint stalled (STALL).

The ERRSTAT interrupts carry information about specific types of errors, which is needed on an application specific basis. Using ERRSTAT, an application can determine exactly why a packet transfer failed — due to CRC error, PID check error and so on.

Both registers are maskable via the INTENB and ERRENB registers. The INTSTAT and ERRSTAT are used to signal interrupts in a two-level structure. Unmasked interrupts from the ERRSTAT register are reported in the INTSTAT register.

Note that the interrupt registers work in concert with the STAT register. On receipt of an INTSTAT interrupt, software can look at the STAT register and determine which BDT entry was affected by the transaction.

#### Chapter 24. Universal Serial Bus (S08USBV1)

# Chapter 25 Voltage Reference Module (S08VREFV1)

# 25.1 Introduction

The Voltage Reference is intended to supply an accurate voltage output that is trimmable by an 8bit register in 0.5mV steps. A nominal trim value to achieve the specified VREF voltage will be automatically loaded upon a reset into the VREF Trim Register. The voltage reference can be used to provide a reference voltage to external peripherals or as a reference to analog peripherals such as the ADC or ACMP.

Figure 23-1 shows the MC9S08MM128 series block diagram with the VREF highlighted.

## 25.1.1 VREF Configuration Information

The MC9S08MM128 series uses the VREF module to provide the bandgap signal. The bandgap signal is provided to the ADC, DAC, OPAMP, TRIAMP and ACMP peripherals

## 25.1.2 VREF Clock Gating

The bus clock to the VREF can be gated on and off using the VREF bit in SCGC1. These bits are set after any reset, which enables the bus clock to this module. To conserve power, these bits can be cleared to disable the clock to this module when not in use. See Section 5.7.8, "System Clock Gating Control 1 Register (SCGC1)," for details.



Figure 25-1. Block Diagram Highlighting VREF Module

MC9S08MM128 Series Devices Reference Manual, Rev. 3

#### 25.1.3 Overview

The Voltage Reference optimizes the existing bandgap and bandgap buffer system. Unity gain amplifiers ease the design and keep power consumption low. The 8-bit trim register is user accessible so that the voltage reference can be trimmed in application.



Figure 25-2. Voltage Reference Block Diagram

The voltage reference contains trim resolution of 0.5mV per step. The buffer has modes with improved high-current swing output. In addition, a low-power buffer mode is available for use with ADCs or DACs. The voltage reference can be output on a dedicated output pin<sup>1</sup>.

### 25.1.4 Features

The Voltage Reference module has the following features:

- Programmable trim register with 0.5mV steps, automatically loaded with factory trimmed value upon reset
- Programmable mode selection:
  - Off
  - Bandgap out (or stabilization delay)
  - Low-power buffer mode

1. In Tight-Regulation buffer mode, a 100nF capacitor is required to be connected between the VREFO pad and the ground.

- Tight-regulation buffer mode
- 1.15 V output at room temperature<sup>1</sup>
- Dedicated output pin VREFO

# 25.1.5 Modes of Operation

The Voltage Reference continues normal operation in Run, Wait, LPRun, and LPWait modes. The Voltage Reference module can be enabled to operate in STOP3 mode.

# 25.1.6 External Signal Description

Table 25-1 shows the Voltage Reference signals properties.

Table 25-1. Signal Properties

| Name  | Function                                      | I/O | Reset | Pull Up |
|-------|-----------------------------------------------|-----|-------|---------|
| VREFO | Internally generated voltage reference output | 0   |       |         |

# 25.2 Memory Map and Register Definition

# 25.2.1 VREF Trim Register (VREFTRM)

The VREFTRM register contains eight bits that contain the trim data for the Voltage Reference as described in Table 25-2.





Figure 25-3. VREF Trim Register (VREFTRM)

Table 25-2. VREFTRM Register Field Descriptions

| Field           | Description                                                                              |  |
|-----------------|------------------------------------------------------------------------------------------|--|
| 7:0<br>TRM[7:0] | Trim Bits 7:0 These bits change the resulting VREF output by $\pm 0.5 mV$ for each step. |  |

Table 25-3. VREFTRM Register Settings

| TRM7 | TRM6 | TRM5 | TRM4 | TRM3 | TRM2 | TRM1 | TRM0 | VREF<br>(mV) |
|------|------|------|------|------|------|------|------|--------------|
| 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | max          |
| 1    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | max-0.5      |

1. Please refer to datasheet for details.

| TRM7 | TRM6 | TRM5 | TRM4 | TRM3 | TRM2 | TRM1 | TRM0 | VREF<br>(mV) |
|------|------|------|------|------|------|------|------|--------------|
| 1    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | max-1.0      |
| 1    | 0    | 0    | 0    | 0    | 0    | 1    | 1    | max-1.5      |
| 1    |      |      |      |      |      |      |      |              |
| 1    | 1    | 1    | 1    | 1    | 1    | 0    | 0    | mid+1.5      |
| 1    | 1    | 1    | 1    | 1    | 1    | 0    | 1    | mid+1.0      |
| 1    | 1    | 1    | 1    | 1    | 1    | 1    | 0    | mid+0.5      |
| 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | mid          |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | mid-0.5      |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | mid-1.0      |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | mid-1.5      |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1    | mid-2.0      |
| 0    |      |      |      |      |      |      |      |              |
| 0    | 1    | 1    | 1    | 1    | 1    | 0    | 0    | min+1.5      |
| 0    | 1    | 1    | 1    | 1    | 1    | 0    | 1    | min+1.0      |
| 0    | 1    | 1    | 1    | 1    | 1    | 1    | 0    | min+0.5      |
| 0    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | min          |

 Table 25-3. VREFTRM Register Settings (Continued)

# 25.2.2 VREF Status and Control Register (VREFSC)

The VREF status and control register contains the control bits used to enable the internal voltage reference and select the buffer mode to be used.

#### Chapter 25. Voltage Reference Module (S08VREFV1)



Table 25-4. VREFSC Register Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                   |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>VREFEN      | <ul> <li>Internal Voltage Reference Enable — This bit is used to enable the Voltage Reference module.</li> <li>0 the Voltage Reference module is disabled</li> <li>1 the Voltage Reference module is enabled</li> </ul>                                                                       |
| 2<br>VREFST      | <ul> <li>Internal Voltage Reference Stable — This bit indicates that the Voltage Reference module has completed its startup and stabilization.</li> <li>0 Voltage Reference module is disabled or not stable</li> <li>1 Voltage Reference module is stable</li> </ul>                         |
| 1:0<br>MODE[1:0] | <ul> <li>Mode selection — These bits are used to select the modes of operation for the Voltage Reference module.</li> <li>00 Bandgap on only, for stabilization and startup</li> <li>01 Low-power buffer enabled</li> <li>10 Tight-regulation buffer enabled</li> <li>11 RESER VED</li> </ul> |

# 25.3 Functional Description

The Voltage Reference is a bandgap buffer system. Unity gain amplifiers are used.

The Voltage Reference can be used in two main cases. It can be used as a reference to analog peripherals such as an ADC channel or analog comparator input. For this case, the low-power buffer can be used. When the tight-regulation buffer is enabled, VREFO can be used both internally and externally.

Table 25-5 shows all possible functional configurations of the Voltage Reference.

| VREFEN | MODE[1:0] | Configuration                                            | Functionality                                                                                                                    |
|--------|-----------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 0      | Х         | Voltage Reference Disabled                               | Off                                                                                                                              |
| 1      | 00        | Voltage Reference Enabled, Bandgap on only               | Startup and Standby                                                                                                              |
| 1      | 01        | Voltage Reference Enabled, Low-Power buffer on           | Can be used for internal peripherals only and<br>VREFO pin should not be loaded                                                  |
| 1      | 10        | Voltage Reference Enabled,<br>Tight-Regulation buffer on | Can be used both internally and externally. A<br>100nF capacitor is required on VREFO and<br>10mA max drive strength is allowed. |
| 1      | 11        | Voltage Reference Disabled                               | RESERVED                                                                                                                         |

 Table 25-5. Voltage Reference Functional Configurations

# 25.3.1 Voltage Reference Disabled, VREFEN=0

When VREFEN=0, the Voltage Reference is disabled, all bandgap and buffers are disabled. The Voltage Reference is in off mode.

# 25.3.2 Voltage Reference Enabled, VREFEN=1

When VREFEN=1, the Voltage Reference is enabled, and different modes should be set by the Mode[1:0] bits.

# 25.3.2.1 Mode[1:0]=00

The internal bandgap is on to generate an accurate voltage output that can be trimmed by the bits TRM[7:0] in 0.5 mV steps. The bandgap requires some time for startup and stabilization. The VREFST bit can be monitored to determine if the stabilization and startup is complete.

Both low-power buffer and tight-regulation buffer are disabled in this mode, and there is no buffered voltage output. The Voltage Reference is in standby mode.

# 25.3.2.2 Mode[1:0]=01

The internal bandgap is on.

The low-power buffer is enabled to generate a buffered internal voltage. It can be used as a reference to internal analog peripherals such as an ADC channel or analog comparator input.

### 25.3.2.3 Mode[1:0]=10

The internal bandgap is on.

The tight-regulation buffer is enabled to generate a buffered voltage to VREFO with load regulation less than 100 uV/mA. A 100nF capacitor is required on VREFO pin and it is allowed to drive 10 mA maximum current. VREFO can be used internally and/or externally.

### 25.3.2.4 Mode[1:0]=11

RESERVED

# 25.4 Initialization Information

The Voltage Reference requires some time for startup and stabilization. Once the VREFEN bit is set, the VREFST bit can be monitored to determine if the stabilization and startup is complete.

When the Voltage Reference is already enabled and stabilized, changing the Mode selection bits (MODE[1:0]) will not clear the VREFST bit, but there will be some startup time before the output voltage is stabilized when the low-power buffer or tight-regulation buffer is enabled, and there will be some setting time when a step change of the load current occurs.

#### Chapter 25. Voltage Reference Module (S08VREFV1)

# Chapter 26 Development Support

# 26.1 Introduction

Development support systems in the HCS08 include the background debug controller (BDC) and the on-chip debug module (DBG). The BDC provides a single-wire debug interface to the target MCU that provides a convenient interface for programming the on-chip FLASH and other nonvolatile memories. The BDC is also the primary debug interface for development and allows non-intrusive access to memory data and traditional debug features such as CPU register modify, breakpoints, and single instruction trace commands.

In the HCS08 Family, address and data bus signals are not available on external pins. Debug is done through commands fed into the target MCU via the single-wire background debug interface. The debug module provides a means to selectively trigger and capture bus information so an external development system can reconstruct what happened inside the MCU on a cycle-by-cycle basis without having external access to the address and data signals.

# 26.1.1 Forcing Active Background

The method for forcing active background mode depends on the specific HCS08 derivative. For the MC9S08MM128 series, you can force active background after a power-on reset by holding the BKGD pin low as the device exits the reset condition. You can also force active background by driving BKGD low immediately after a serial background command that writes a one to the BDFR bit in the SBDFR register. Other causes of reset, including an external pin reset or an internally generated error reset ignore the state of the BKGD pin and reset into normal user mode. If no debug pod is connected to the BKGD pin, the MCU will always reset into normal operating mode.

# 26.1.2 Module Configuration

The alternate BDC clock source is the MCGLCLK. This clock source is selected by clearing the CLKSW bit in the BDCSCR register. For details on MCGLCLK, see the "Functional Description" section of the MCG chapter.

# 26.1.3 Features

Features of the BDC module include:

- Single pin for mode selection and background communications
- BDC registers are not located in the memory map
- SYNC command to determine target communications rate

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

#### Chapter 26. Development Support

- Non-intrusive commands for memory access
- Active background mode commands for CPU register access
- GO and TRACE1 commands
- BACKGROUND command can wake CPU from stop or wait modes
- One hardware address breakpoint built into BDC
- Oscillator runs in stop mode, if BDC enabled
- COP watchdog disabled while in active background mode

Features of the ICE system include:

- Two trigger comparators: Two address + read/write (R/W) or one full address + data + R/W
- Flexible 8-word by 16-bit FIFO (first-in, first-out) buffer for capture information:
  - Change-of-flow addresses or
  - Event-only data
- Two types of breakpoints:
  - Tag breakpoints for instruction opcodes
  - Force breakpoints for any address access
- Nine trigger modes:
  - Basic: A-only, A OR B
  - Sequence: A then B
  - Full: A AND B data, A AND NOT B data
  - Event (store data): Event-only B, A then event-only B
  - Range: Inside range (A  $\leq$  address  $\leq$  B), outside range (address < A or address > B)

# 26.2 Background Debug Controller (BDC)

All MCUs in the HCS08 Family contain a single-wire background debug interface that supports in-circuit programming of on-chip nonvolatile memory and sophisticated non-intrusive debug capabilities. Unlike debug interfaces on earlier 8-bit MCUs, this system does not interfere with normal application resources. It does not use any user memory or locations in the memory map and does not share any on-chip peripherals.

BDC commands are divided into two groups:

- Active background mode commands require that the target MCU is in active background mode (the user program is not running). Active background mode commands allow the CPU registers to be read or written, and allow the user to trace one user instruction at a time, or GO to the user program from active background mode.
- Non-intrusive commands can be executed at any time even while the user's program is running. Non-intrusive commands allow a user to read or write MCU memory locations or access status and control registers within the background debug controller.

Typically, a relatively simple interface pod is used to translate commands from a host computer into commands for the custom serial interface to the single-wire background debug system. Depending on the development tool vendor, this interface pod may use a standard RS-232 serial port, a parallel printer port, or some other type of communications such as a universal serial bus (USB) to communicate between the

host PC and the pod. The pod typically connects to the target system with ground, the BKGD pin, RESET, and sometimes  $V_{DD}$ . An open-drain connection to reset allows the host to force a target system reset, which is useful to regain control of a lost target system or to control startup of a target system before the on-chip nonvolatile memory has been programmed. Sometimes  $V_{DD}$  can be used to allow the pod to use power from the target system to avoid the need for a separate power supply. However, if the pod is powered separately, it can be connected to a running target system without forcing a target system reset or otherwise disturbing the running application program.



Figure 26-1. BDM Tool Connector

### 26.2.1 BKGD Pin Description

BKGD is the single-wire background debug interface pin. The primary function of this pin is for bidirectional serial communication of active background mode commands and data. During reset, this pin is used to select between starting in active background mode or starting the user's application program. This pin is also used to request a timed sync response pulse to allow a host development tool to determine the correct clock frequency for background debug serial communications.

BDC serial communications use a custom serial protocol first introduced on the M68HC12 Family of microcontrollers. This protocol assumes the host knows the communication clock rate that is determined by the target BDC clock rate. All communication is initiated and controlled by the host that drives a high-to-low edge to signal the beginning of each bit time. Commands and data are sent most significant bit first (MSB first). For a detailed description of the communications protocol, refer to Section 26.2.2, "Communication Details."

If a host is attempting to communicate with a target MCU that has an unknown BDC clock rate, a SYNC command may be sent to the target MCU to request a timed sync response signal from which the host can determine the correct communication speed.

BKGD is a pseudo-open-drain pin and there is an on-chip pullup so no external pullup resistor is required. Unlike typical open-drain pins, the external RC time constant on this pin, which is influenced by external capacitance, plays almost no role in signal rise time. The custom protocol provides for brief, actively driven speedup pulses to force rapid rise times on this pin without risking harmful drive level conflicts. Refer to Section 26.2.2, "Communication Details," for more detail.

When no debugger pod is connected to the 6-pin BDM interface connector, the internal pullup on BKGD chooses normal operating mode. When a debug pod is connected to BKGD it is possible to force the MCU into active background mode after reset. The specific conditions for forcing active background depend upon the HCS08 derivative (refer to the introduction to this Development Support section). It is not necessary to reset the target MCU to communicate with it through the background debug interface.

# 26.2.2 Communication Details

The BDC serial interface requires the external controller to generate a falling edge on the BKGD pin to indicate the start of each bit time. The external controller provides this falling edge whether data is transmitted or received.

BKGD is a pseudo-open-drain pin that can be driven either by an external controller or by the MCU. Data is transferred MSB first at 16 BDC clock cycles per bit (nominal speed). The interface times out if 512 BDC clock cycles occur between falling edges from the host. Any BDC command that was in progress when this timeout occurs is aborted without affecting the memory or operating mode of the target MCU system.

The custom serial protocol requires the debug pod to know the target BDC communication clock speed.

The clock switch (CLKSW) control bit in the BDC status and control register allows the user to select the BDC clock source. The BDC clock source can either be the bus or the alternate BDC clock source.

The BKGD pin can receive a high or low level or transmit a high or low level. The following diagrams show timing for each of these cases. Interface timing is synchronous to clocks in the target BDC, but asynchronous to the external host. The internal BDC clock signal is shown for reference in counting cycles.

Figure 26-2 shows an external host transmitting a logic 1 or 0 to the BKGD pin of a target HCS08 MCU. The host is asynchronous to the target so there is a 0-to-1 cycle delay from the host-generated falling edge to where the target perceives the beginning of the bit time. Ten target BDC clock cycles later, the target senses the bit level on the BKGD pin. Typically, the host actively drives the pseudo-open-drain BKGD pin during host-to-target transmissions to speed up rising edges. Because the target does not drive the BKGD pin during the host-to-target transmission period, there is no need to treat the line as an open-drain signal during this period.



Figure 26-2. BDC Host-to-Target Serial Bit Timing



#### Chapter 26. Development Support

Figure 26-3 shows the host receiving a logic 1 from the target HCS08 MCU. Because the host is asynchronous to the target MCU, there is a 0-to-1 cycle delay from the host-generated falling edge on BKGD to the perceived start of the bit time in the target MCU. The host holds the BKGD pin low long enough for the target to recognize it (at least two target BDC cycles). The host must release the low drive before the target MCU drives a brief active-high speedup pulse seven cycles after the perceived start of the bit time. The host should sample the bit level about 10 cycles after it started the bit time.



Figure 26-3. BDC Target-to-Host Serial Bit Timing (Logic 1)

#### Chapter 26. Development Support

Figure 26-4 shows the host receiving a logic 0 from the target HCS08 MCU. Because the host is asynchronous to the target MCU, there is a 0-to-1 cycle delay from the host-generated falling edge on BKGD to the start of the bit time as perceived by the target MCU. The host initiates the bit time but the target HCS08 finishes it. Because the target wants the host to receive a logic 0, it drives the BKGD pin low for 13 BDC clock cycles, then briefly drives it high to speed up the rising edge. The host samples the bit level about 10 cycles after starting the bit time.



Figure 26-4. BDM Target-to-Host Serial Bit Timing (Logic 0)

# 26.2.3 BDC Commands

BDC commands are sent serially from a host computer to the BKGD pin of the target HCS08 MCU. All commands and data are sent MSB-first using a custom BDC communications protocol. Active background mode commands require that the target MCU is currently in the active background mode while non-intrusive commands may be issued at any time whether the target MCU is in active background mode or running a user application program.

Table 26-1 shows all HCS08 BDC commands, a shorthand description of their coding structure, and the meaning of each command.

#### **Coding Structure Nomenclature**

This nomenclature is used in Table 26-1 to describe the coding structure of the BDC commands.

Commands begin with an 8-bit hexadecimal command code in the host-to-target direction (most significant bit first)

- / = separates parts of the command
- d = delay 16 target BDC clock cycles
- AAAA = a 16-bit address in the host-to-target direction
  - RD = 8 bits of read data in the target-to-host direction
  - WD = 8 bits of write data in the host-to-target direction
- RD16 = 16 bits of read data in the target-to-host direction
- WD16 = 16 bits of write data in the host-to-target direction
  - SS = the contents of BDCSCR in the target-to-host direction (STATUS)
  - CC = 8 bits of write data for BDCSCR in the host-to-target direction (CONTROL)
- RBKP = 16 bits of read data in the target-to-host direction (from BDCBKPT breakpoint register)
- WBKP = 16 bits of write data in the host-to-target direction (for BDCBKPT breakpoint register)

| Command<br>Mnemonic | Active BDM/<br>Non-intrusive | Coding<br>Structure | Description                                                                              |
|---------------------|------------------------------|---------------------|------------------------------------------------------------------------------------------|
| SYNC                | Non-intrusive                | n/a <sup>1</sup>    | Request a timed reference pulse to determine target BDC communication speed              |
| ACK_ENABLE          | Non-intrusive                | D5/d                | Enable acknowledge protocol. Refer to<br>Freescale document order no. HCS08RMv1/D.       |
| ACK_DISABLE         | Non-intrusive                | D6/d                | Disable acknowledge protocol. Refer to<br>Freescale document order no. HCS08RMv1/D.      |
| BACKGROUND          | Non-intrusive                | 90/d                | Enter active background mode if enabled (ignore if ENBDM bit equals 0)                   |
| READ_STATUS         | Non-intrusive                | E4/SS               | Read BDC status from BDCSCR                                                              |
| WRITE_CONTROL       | Non-intrusive                | C4/CC               | Write BDC controls in BDCSCR                                                             |
| READ_BYTE           | Non-intrusive                | E0/AAAA/d/RD        | Read a byte from target memory                                                           |
| READ_BYTE_WS        | Non-intrusive                | E1/AAAA/d/SS/RD     | Read a byte and report status                                                            |
| READ_LAST           | Non-intrusive                | E8/SS/RD            | Re-read byte from address just read and report status                                    |
| WRITE_BYTE          | Non-intrusive                | C0/AAAA/WD/d        | Write a byte to target memory                                                            |
| WRITE_BYTE_WS       | Non-intrusive                | C1/AAAA/WD/d/SS     | Write a byte and report status                                                           |
| READ_BKPT           | Non-intrusive                | E2/RBKP             | Read BDCBKPT breakpoint register                                                         |
| WRITE_BKPT          | Non-intrusive                | C2/WBKP             | Write BDCBKPT breakpoint register                                                        |
| GO                  | Active BDM                   | 08/d                | Go to execute the user application program starting at the address currently in the PC   |
| TRACE1              | Active BDM                   | 10/d                | Trace 1 user instruction at the address in the PC, then return to active background mode |
| TAGGO               | Active BDM                   | 18/d                | Same as GO but enable external tagging<br>(HCS08 devices have no external tagging pin)   |
| READ_A              | Active BDM                   | 68/d/RD             | Read accumulator (A)                                                                     |
| READ_CCR            | Active BDM                   | 69/d/RD             | Read condition code register (CCR)                                                       |
| READ_PC             | Active BDM                   | 6B/d/RD16           | Read program counter (PC)                                                                |
| READ_HX             | Active BDM                   | 6C/d/RD16           | Read H and X register pair (H:X)                                                         |
| READ_SP             | Active BDM                   | 6F/d/RD16           | Read stack pointer (SP)                                                                  |
| READ_NEXT           | Active BDM                   | 70/d/RD             | Increment H:X by one then read memory byte located at H:X                                |
| READ_NEXT_WS        | Active BDM                   | 71/d/SS/RD          | Increment H:X by one then read memory byte located at H:X. Report status and data.       |
| WRITE_A             | Active BDM                   | 48/WD/d             | Write accumulator (A)                                                                    |
| WRITE_CCR           | Active BDM                   | 49/WD/d             | Write condition code register (CCR)                                                      |
| WRITE_PC            | Active BDM                   | 4B/WD16/d           | Write program counter (PC)                                                               |
| WRITE_HX            | Active BDM                   | 4C/WD16/d           | Write H and X register pair (H:X)                                                        |
| WRITE_SP            | Active BDM                   | 4F/WD16/d           | Write stack pointer (SP)                                                                 |
| WRITE_NEXT          | Active BDM                   | 50/WD/d             | Increment H:X by one, then write memory byte located at H:X                              |
| WRITE_NEXT_WS       | Active BDM                   | 51/WD/d/SS          | Increment H:X by one, then write memory byte located at H:X. Also report status.         |

#### Table 26-1. BDC Command Summary

<sup>1</sup> The SYNC command is a special operation that does not have a command code.

The SYNC command is unlike other BDC commands because the host does not necessarily know the correct communications speed to use for BDC communications until after it has analyzed the response to the SYNC command.

To issue a SYNC command, the host:

- Drives the BKGD pin low for at least 128 cycles of the slowest possible BDC clock (The slowest clock is normally the reference oscillator/64 or the self-clocked rate/64.)
- Drives BKGD high for a brief speedup pulse to get a fast rise time (This speedup pulse is typically one cycle of the fastest clock in the system.)
- Removes all drive to the BKGD pin so it reverts to high impedance
- Monitors the BKGD pin for the sync response pulse

The target, upon detecting the SYNC request from the host (which is a much longer low time than would ever occur during normal BDC communications):

- Waits for BKGD to return to a logic high
- Delays 16 cycles to allow the host to stop driving the high speedup pulse
- Drives BKGD low for 128 BDC clock cycles
- Drives a 1-cycle high speedup pulse to force a fast rise time on BKGD
- Removes all drive to the BKGD pin so it reverts to high impedance

The host measures the low time of this 128-cycle sync response pulse and determines the correct speed for subsequent BDC communications. Typically, the host can determine the correct communication speed within a few percent of the actual target speed and the communication protocol can easily tolerate speed errors of several percent.

# 26.2.4 BDC Hardware Breakpoint

The BDC includes one relatively simple hardware breakpoint that compares the CPU address bus to a 16-bit match value in the BDCBKPT register. This breakpoint can generate a forced breakpoint or a tagged breakpoint. A forced breakpoint causes the CPU to enter active background mode at the first instruction boundary following any access to the breakpoint address. The tagged breakpoint causes the instruction opcode at the breakpoint address to be tagged so that the CPU will enter active background mode rather than executing that instruction if and when it reaches the end of the instruction queue. This implies that tagged breakpoints can only be placed at the address of an instruction opcode while forced breakpoints can be set at any address.

The breakpoint enable (BKPTEN) control bit in the BDC status and control register (BDCSCR) is used to enable the breakpoint logic (BKPTEN = 1). When BKPTEN = 0, its default value after reset, the breakpoint logic is disabled and no BDC breakpoints are requested regardless of the values in other BDC breakpoint registers and control bits. The force/tag select (FTS) control bit in BDCSCR is used to select forced (FTS = 1) or tagged (FTS = 0) type breakpoints.

The on-chip debug module (DBG) includes circuitry for two additional hardware breakpoints that are more flexible than the simple breakpoint in the BDC module.

# 26.3 On-Chip Debug System (DBG)

Because HCS08 devices do not have external address and data buses, the most important functions of an in-circuit emulator have been built onto the chip with the MCU. The debug system consists of an 8-stage FIFO that can store address or data bus information, and a flexible trigger system to decide when to capture bus information and what information to capture. The system relies on the single-wire background debug system to access debug control registers and to read results out of the eight stage FIFO.

The debug module includes control and status registers that are accessible in the user's memory map. These registers are located in the high register space to avoid using valuable direct page memory space.

Most of the debug module's functions are used during development, and user programs rarely access any of the control and status registers for the debug module. The one exception is that the debug system can provide the means to implement a form of ROM patching. This topic is discussed in greater detail in Section 26.3.6, "Hardware Breakpoints."

# 26.3.1 Comparators A and B

Two 16-bit comparators (A and B) can optionally be qualified with the R/W signal and an opcode tracking circuit. Separate control bits allow you to ignore R/W for each comparator. The opcode tracking circuitry optionally allows you to specify that a trigger will occur only if the opcode at the specified address is actually executed as opposed to only being read from memory into the instruction queue. The comparators are also capable of magnitude comparisons to support the inside range and outside range trigger modes. Comparators are disabled temporarily during all BDC accesses.

The A comparator is always associated with the 16-bit CPU address. The B comparator compares to the CPU address or the 8-bit CPU data bus, depending on the trigger mode selected. Because the CPU data bus is separated into a read data bus and a write data bus, the RWAEN and RWA control bits have an additional purpose, in full address plus data comparisons they are used to decide which of these buses to use in the comparator B data bus comparisons. If RWAEN = 1 (enabled) and RWA = 0 (write), the CPU's write data bus is used. Otherwise, the CPU's read data bus is used.

The currently selected trigger mode determines what the debugger logic does when a comparator detects a qualified match condition. A match can cause:

- Generation of a breakpoint to the CPU
- Storage of data bus values into the FIFO
- Starting to store change-of-flow addresses into the FIFO (begin type trace)
- Stopping the storage of change-of-flow addresses into the FIFO (end type trace)

# 26.3.2 Bus Capture Information and FIFO Operation

The usual way to use the FIFO is to setup the trigger mode and other control options, then arm the debugger. When the FIFO has filled or the debugger has stopped storing data into the FIFO, you would read the information out of it in the order it was stored into the FIFO. Status bits indicate the number of words of valid information that are in the FIFO as data is stored into it. If a trace run is manually halted by writing 0 to ARM before the FIFO is full (CNT = 1:0:0:0), the information is shifted by one position and

the host must perform ((8 - CNT) - 1) dummy reads of the FIFO to advance it to the first significant entry in the FIFO.

In most trigger modes, the information stored in the FIFO consists of 16-bit change-of-flow addresses. In these cases, read DBGFH then DBGFL to get one coherent word of information out of the FIFO. Reading DBGFL (the low-order byte of the FIFO data port) causes the FIFO to shift so the next word of information is available at the FIFO data port. In the event-only trigger modes (see Section 26.3.5, "Trigger Modes"), 8-bit data information is stored into the FIFO. In these cases, the high-order half of the FIFO (DBGFH) is not used and data is read out of the FIFO by simply reading DBGFL. Each time DBGFL is read, the FIFO is shifted so the next data value is available through the FIFO data port at DBGFL.

In trigger modes where the FIFO is storing change-of-flow addresses, there is a delay between CPU addresses and the input side of the FIFO. Because of this delay, if the trigger event itself is a change-of-flow address or a change-of-flow address appears during the next two bus cycles after a trigger event starts the FIFO, it will not be saved into the FIFO. In the case of an end-trace, if the trigger event is a change-of-flow, it will be saved as the last change-of-flow entry for that debug run.

The FIFO can also be used to generate a profile of executed instruction addresses when the debugger is not armed. When ARM = 0, reading DBGFL causes the address of the most-recently fetched opcode to be saved in the FIFO. To use the profiling feature, a host debugger would read addresses out of the FIFO by reading DBGFH then DBGFL at regular periodic intervals. The first eight values would be discarded because they correspond to the eight DBGFL reads needed to initially fill the FIFO. Additional periodic reads of DBGFH and DBGFL return delayed information about executed instructions so the host debugger can develop a profile of executed instruction addresses.

# 26.3.3 Change-of-Flow Information

To minimize the amount of information stored in the FIFO, only information related to instructions that cause a change to the normal sequential execution of instructions is stored. With knowledge of the source and object code program stored in the target system, an external debugger system can reconstruct the path of execution through many instructions from the change-of-flow information stored in the FIFO.

For conditional branch instructions where the branch is taken (branch condition was true), the source address is stored (the address of the conditional branch opcode). Because BRA and BRN instructions are not conditional, these events do not cause change-of-flow information to be stored in the FIFO.

Indirect JMP and JSR instructions use the current contents of the H:X index register pair to determine the destination address, so the debug system stores the run-time destination address for any indirect JMP or JSR. For interrupts, RTI, or RTS, the destination address is stored in the FIFO as change-of-flow information.

# 26.3.4 Tag vs. Force Breakpoints and Triggers

Tagging is a term that refers to identifying an instruction opcode as it is fetched into the instruction queue, but not taking any other action until and unless that instruction is actually executed by the CPU. This distinction is important because any change-of-flow from a jump, branch, subroutine call, or interrupt causes some instructions that have been fetched into the instruction queue to be thrown away without being executed.

#### Chapter 26. Development Support

A force-type breakpoint waits for the current instruction to finish and then acts upon the breakpoint request. The usual action in response to a breakpoint is to go to active background mode rather than continuing to the next instruction in the user application program.

The tag vs. force terminology is used in two contexts within the debug module. The first context refers to breakpoint requests from the debug module to the CPU. The second refers to match signals from the comparators to the debugger control logic. When a tag-type break request is sent to the CPU, a signal is entered into the instruction queue along with the opcode so that if/when this opcode ever executes, the CPU will effectively replace the tagged opcode with a BGND opcode so the CPU goes to active background mode rather than executing the tagged instruction. When the TRGSEL control bit in the DBGT register is set to select tag-type operation, the output from comparator A or B is qualified by a block of logic in the debug module that tracks opcodes and only produces a trigger to the debugger if the opcode at the compare address is actually executed. There is separate opcode tracking logic for each comparator so more than one compare event can be tracked through the instruction queue at a time.

### 26.3.5 Trigger Modes

The trigger mode controls the overall behavior of a debug run. The 4-bit TRG field in the DBGT register selects one of nine trigger modes. When TRGSEL = 1 in the DBGT register, the output of the comparator must propagate through an opcode tracking circuit before triggering FIFO actions. The BEGIN bit in DBGT chooses whether the FIFO begins storing data when the qualified trigger is detected (begin trace), or the FIFO stores data in a circular fashion from the time it is armed until the qualified trigger is detected (end trigger).

A debug run is started by writing a 1 to the ARM bit in the DBGC register, which sets the ARMF flag and clears the AF and BF flags and the CNT bits in DBGS. A begin-trace debug run ends when the FIFO gets full. An end-trace run ends when the selected trigger event occurs. Any debug run can be stopped manually by writing a 0 to ARM or DBGEN in DBGC.

In all trigger modes except event-only modes, the FIFO stores change-of-flow addresses. In event-only trigger modes, the FIFO stores data in the low-order eight bits of the FIFO.

The BEGIN control bit is ignored in event-only trigger modes and all such debug runs are begin type traces. When TRGSEL = 1 to select opcode fetch triggers, it is not necessary to use R/W in comparisons because opcode tags would only apply to opcode fetches that are always read cycles. It would also be unusual to specify TRGSEL = 1 while using a full mode trigger because the opcode value is normally known at a particular address.

The following trigger mode descriptions only state the primary comparator conditions that lead to a trigger. Either comparator can usually be further qualified with R/W by setting RWAEN (RWBEN) and the corresponding RWA (RWB) value to be matched against R/W. The signal from the comparator with optional R/W qualification is used to request a CPU breakpoint if BRKEN = 1 and TAG determines whether the CPU request will be a tag request or a force request.

A-Only — Trigger when the address matches the value in comparator A

A OR B — Trigger when the address matches either the value in comparator A or the value in comparator B

A Then B — Trigger when the address matches the value in comparator B but only after the address for another cycle matched the value in comparator A. There can be any number of cycles after the A match and before the B match.

A AND B Data (Full Mode) — This is called a full mode because address, data, and R/W (optionally) must match within the same bus cycle to cause a trigger event. Comparator A checks address, the low byte of comparator B checks data, and R/W is checked against RWA if RWAEN = 1. The high-order half of comparator B is not used.

In full trigger modes it is not useful to specify a tag-type CPU breakpoint (BRKEN = TAG = 1), but if you do, the comparator B data match is ignored for the purpose of issuing the tag request to the CPU and the CPU breakpoint is issued when the comparator A address matches.

A AND NOT B Data (Full Mode) — Address must match comparator A, data must not match the low half of comparator B, and R/W must match RWA if RWAEN = 1. All three conditions must be met within the same bus cycle to cause a trigger.

In full trigger modes it is not useful to specify a tag-type CPU breakpoint (BRKEN = TAG = 1), but if you do, the comparator B data match is ignored for the purpose of issuing the tag request to the CPU and the CPU breakpoint is issued when the comparator A address matches.

**Event-Only B** (Store Data) — Trigger events occur each time the address matches the value in comparator B. Trigger events cause the data to be captured into the FIFO. The debug run ends when the FIFO becomes full.

A Then Event-Only B (Store Data) — After the address has matched the value in comparator A, a trigger event occurs each time the address matches the value in comparator B. Trigger events cause the data to be captured into the FIFO. The debug run ends when the FIFO becomes full.

**Inside Range** ( $A \le Address \le B$ ) — A trigger occurs when the address is greater than or equal to the value in comparator A and less than or equal to the value in comparator B at the same time.

**Outside Range (Address < A or Address > B)** — A trigger occurs when the address is either less than the value in comparator A or greater than the value in comparator B.

# 26.3.6 Hardware Breakpoints

The BRKEN control bit in the DBGC register may be set to 1 to allow any of the trigger conditions described in Section 26.3.5, "Trigger Modes," to be used to generate a hardware breakpoint request to the CPU. TAG in DBGC controls whether the breakpoint request will be treated as a tag-type breakpoint or a force-type breakpoint. A tag breakpoint causes the current opcode to be marked as it enters the instruction queue. If a tagged opcode reaches the end of the pipe, the CPU executes a BGND instruction to go to active background mode rather than executing the tagged opcode. A force-type breakpoint causes the CPU to finish the current instruction and then go to active background mode.

If the background mode has not been enabled (ENBDM = 1) by a serial WRITE\_CONTROL command through the BKGD pin, the CPU will execute an SWI instruction instead of going to active background mode.

# 26.4 Register Definition

This section contains the descriptions of the BDCand DBG registers and control bits.

Refer to the high-page register summary in the device overview chapter of this data sheet for the absolute address assignments for all DBG registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses.

# 26.4.1 BDC Registers and Control Bits

The BDC has two registers:

- The BDC status and control register (BDCSCR) is an 8-bit register containing control and status bits for the background debug controller.
- The BDC breakpoint match register (BDCBKPT) holds a 16-bit breakpoint match address.

These registers are accessed with dedicated serial BDC commands and are not located in the memory space of the target MCU (so they do not have addresses and cannot be accessed by user programs).

Some of the bits in the BDCSCR have write limitations; otherwise, these registers may be read or written at any time. For example, the ENBDM control bit may not be written while the MCU is in active background mode. (This prevents the ambiguous condition of the control bit forbidding active background mode while the MCU is already in active background mode.) Also, the four status bits (BDMACT, WS, WSF, and DVF) are read-only status indicators and can never be written by the WRITE\_CONTROL serial BDC command. The clock switch (CLKSW) control bit may be read or written at any time.

### 26.4.1.1 BDC Status and Control Register (BDCSCR)

This register can be read or written by serial BDC commands (READ\_STATUS and WRITE\_CONTROL) but is not accessible to user programs because it is not located in the normal memory map of the MCU.



= Unimplemented or Reserved

#### Figure 26-5. BDC Status and Control Register (BDCSCR)

#### Table 26-2. BDCSCR Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ENBDM  | <ul> <li>Enable BDM (Permit Active Background Mode) — Typically, this bit is written to 1 by the debug host shortly after the beginning of a debug session or whenever the debug host resets the target and remains 1 until a normal reset clears it.</li> <li>0 BDM cannot be made active (non-intrusive commands still allowed)</li> <li>1 BDM can be made active to allow active background mode commands</li> </ul>                                                                                                                                                                                                                                                |
| 6<br>BDMACT | <ul> <li>Background Mode Active Status — This is a read-only status bit.</li> <li>0 BDM not active (user application program running)</li> <li>1 BDM active and waiting for serial commands</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5<br>BKPTEN | <ul> <li>BDC Breakpoint Enable — If this bit is clear, the BDC breakpoint is disabled and the FTS (force tag select) control bit and BDCBKPT match register are ignored.</li> <li>0 BDC breakpoint disabled</li> <li>1 BDC breakpoint enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4<br>FTS    | <ul> <li>Force/Tag Select — When FTS = 1, a breakpoint is requested whenever the CPU address bus matches the BDCBKPT match register. When FTS = 0, a match between the CPU address bus and the BDCBKPT register causes the fetched opcode to be tagged. If this tagged opcode ever reaches the end of the instruction queue, the CPU enters active background mode rather than executing the tagged opcode.</li> <li>0 Tag opcode at breakpoint address and enter active background mode if CPU attempts to execute that instruction</li> <li>1 Breakpoint match forces active background mode at next instruction boundary (address need not be an opcode)</li> </ul> |
| 3<br>CLKSW  | Select Source for BDC Communications Clock — CLKSW defaults to 0, which selects the alternate BDC clock source.<br>0 Alternate BDC clock source<br>1 MCU bus clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Field    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2<br>WS  | <ul> <li>Wait or Stop Status — When the target CPU is in wait or stop mode, most BDC commands cannot function. However, the BACKGROUND command can be used to force the target CPU out of wait or stop and into active background mode where all BDC commands work. Whenever the host forces the target MCU into active background mode, the host should issue a READ_STATUS command to check that BDMACT = 1 before attempting other BDC commands.</li> <li>0 Target CPU is running user application code or in active background mode (was not in wait or stop mode when background became active)</li> <li>1 Target CPU is in wait or stop mode, or a BACKGROUND command was used to change from wait or stop to active background mode</li> </ul> |
| 1<br>WSF | <ul> <li>Wait or Stop Failure Status — This status bit is set if a memory access command failed due to the target CPU executing a wait or stop instruction at or about the same time. The usual recovery strategy is to issue a BACKGROUND command to get out of wait or stop mode into active background mode, repeat the command that failed, then return to the user program. (Typically, the host would restore CPU registers and stack values and re-execute the wait or stop instruction.)</li> <li>0 Memory access did not conflict with a wait or stop instruction</li> <li>1 Memory access command failed because the CPU entered wait or stop mode</li> </ul>                                                                               |
| 0<br>DVF | Data Valid Failure Status — This status bit is not used in the MC9S08MM128 series because it does not have any slow access memory.         0 Memory access did not conflict with a slow memory access         1 Memory access command failed because CPU was not finished with a slow memory access                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Table 26-2. BDCSCR Register Field Descriptions (Continued)

### 26.4.1.2 BDC Breakpoint Match Register (BDCBKPT)

This 16-bit register holds the address for the hardware breakpoint in the BDC. The BKPTEN and FTS control bits in BDCSCR are used to enable and configure the breakpoint logic. Dedicated serial BDC commands (READ\_BKPT and WRITE\_BKPT) are used to read and write the BDCBKPT register but is not accessible to user programs because it is not located in the normal memory map of the MCU. Breakpoints are normally set while the target MCU is in active background mode before running the user application program. For additional information about setup and use of the hardware breakpoint logic in the BDC, refer to Section 26.2.4, "BDC Hardware Breakpoint."

### 26.4.2 System Background Debug Force Reset Register (SBDFR)

This register contains a single write-only control bit. A serial background mode command such as WRITE\_BYTE must be used to write to SBDFR. Attempts to write this register from a user program are ignored. Reads always return 0x00.



<sup>1</sup> BDFR is writable only through serial background mode debug commands, not from user programs.

#### Figure 26-6. System Background Debug Force Reset Register (SBDFR)

MC9S08MM128 Series Devices Reference Manual, Rev. 3

| Field     | Description                                                                                                                                                                                                                                               |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>BDFR | <b>Background Debug Force Reset</b> — A serial active background mode command such as WRITE_BYTE allows an external debug host to force a target system reset. Writing 1 to this bit forces an MCU reset. This bit cannot be written from a user program. |

#### Table 26-3. SBDFR Register Field Description

### 26.4.3 DBG Registers and Control Bits

The debug module includes nine bytes of register space for three 16-bit registers and three 8-bit control and status registers. These registers are located in the high register space of the normal memory map so they are accessible to normal application programs. These registers are rarely if ever accessed by normal user application programs with the possible exception of a ROM patching mechanism that uses the breakpoint logic.

#### 26.4.3.1 Debug Comparator A High Register (DBGCAH)

This register contains compare value bits for the high-order eight bits of comparator A. This register is forced to 0x00 at reset and can be read at any time or written at any time unless ARM = 1.

#### 26.4.3.2 Debug Comparator A Low Register (DBGCAL)

This register contains compare value bits for the low-order eight bits of comparator A. This register is forced to 0x00 at reset and can be read at any time or written at any time unless ARM = 1.

#### 26.4.3.3 Debug Comparator B High Register (DBGCBH)

This register contains compare value bits for the high-order eight bits of comparator B. This register is forced to 0x00 at reset and can be read at any time or written at any time unless ARM = 1.

#### 26.4.3.4 Debug Comparator B Low Register (DBGCBL)

This register contains compare value bits for the low-order eight bits of comparator B. This register is forced to 0x00 at reset and can be read at any time or written at any time unless ARM = 1.

#### 26.4.3.5 Debug FIFO High Register (DBGFH)

This register provides read-only access to the high-order eight bits of the FIFO. Writes to this register have no meaning or effect. In the event-only trigger modes, the FIFO only stores data into the low-order byte of each FIFO word, so this register is not used and will read 0x00.

Reading DBGFH does not cause the FIFO to shift to the next word. When reading 16-bit words out of the FIFO, read DBGFH before reading DBGFL because reading DBGFL causes the FIFO to advance to the next word of information.

## 26.4.3.6 Debug FIFO Low Register (DBGFL)

This register provides read-only access to the low-order eight bits of the FIFO. Writes to this register have no meaning or effect.

Reading DBGFL causes the FIFO to shift to the next available word of information. When the debug module is operating in event-only modes, only 8-bit data is stored into the FIFO (high-order half of each FIFO word is unused). When reading 8-bit words out of the FIFO, simply read DBGFL repeatedly to get successive bytes of data from the FIFO. It isn't necessary to read DBGFH in this case.

Do not attempt to read data from the FIFO while it is still armed (after arming but before the FIFO is filled or ARMF is cleared) because the FIFO is prevented from advancing during reads of DBGFL. This can interfere with normal sequencing of reads from the FIFO.

Reading DBGFL while the debugger is not armed causes the address of the most-recently fetched opcode to be stored to the last location in the FIFO. By reading DBGFH then DBGFL periodically, external host software can develop a profile of program execution. After eight reads from the FIFO, the ninth read will return the information that was stored as a result of the first read. To use the profiling feature, read the FIFO eight times without using the data to prime the sequence and then begin using the data to get a delayed picture of what addresses were being executed. The information stored into the FIFO on reads of DBGFL (while the FIFO is not armed) is the address of the most-recently fetched opcode.

### 26.4.3.7 Debug Control Register (DBGC)

This register can be read or written at any time.



Figure 26-7. Debug Control Register (DBGC)

| Table 26-4 | . DBGC | Register | Field | Descriptions |
|------------|--------|----------|-------|--------------|
|------------|--------|----------|-------|--------------|

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DBGEN | <ul> <li>Debug Module Enable — Used to enable the debug module. DBGEN cannot be set to 1 if the MCU is secure.</li> <li>0 DBG istabled</li> <li>1 DBG enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6<br>ARM   | <ul> <li>Arm Control — Controls whether the debugger is comparing and storing information in the FIFO. A write is used to set this bit (and ARMF) and completion of a debug run automatically clears it. Any debug run can be manually stopped by writing 0 to ARM or to DBGEN.</li> <li>0 Debugger not armed</li> <li>1 Debugger armed</li> </ul>                                                                                                                                                                                                                                              |
| 5<br>TAG   | <ul> <li>Tag/Force Select — Controls whether break requests to the CPU will be tag or force type requests. If BRKEN = 0, this bit has no meaning or effect.</li> <li>0 CPU breaks requested as force type requests</li> <li>1 CPU breaks requested as tag type requests</li> </ul>                                                                                                                                                                                                                                                                                                              |
| 4<br>BRKEN | <ul> <li>Break Enable — Controls whether a trigger event will generate a break request to the CPU. Trigger events can cause information to be stored in the FIFO without generating a break request to the CPU. For an end trace, CPU break requests are issued to the CPU when the comparator(s) and R/W meet the trigger requirements. For a begin trace, CPU break requests are issued when the FIFO becomes full. TRGSEL does not affect the timing of CPU break requests not enabled</li> <li>CPU break requests not enabled</li> <li>Triggers cause a break request to the CPU</li> </ul> |
| 3<br>RWA   | <b>R/W Comparison Value for Comparator A</b> — When RWAEN = 1, this bit determines whether a read or a write access qualifies comparator A. When RWAEN = 0, RWA and the R/W signal do not affect comparator A. 0 Comparator A can only match on a write cycle 1 Comparator A can only match on a read cycle                                                                                                                                                                                                                                                                                     |
| 2<br>RWAEN | <ul> <li>Enable R/W for Comparator A — Controls whether the level of R/W is considered for a comparator A match.</li> <li>0 R/W is not used in comparison A</li> <li>1 R/W is used in comparison A</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                   |
| 1<br>RWB   | <ul> <li>R/W Comparison Value for Comparator B — When RWBEN = 1, this bit determines whether a read or a write access qualifies comparator B. When RWBEN = 0, RWB and the R/W signal do not affect comparator B.</li> <li>0 Comparator B can match only on a write cycle</li> <li>1 Comparator B can match only on a read cycle</li> </ul>                                                                                                                                                                                                                                                      |
| 0<br>RWBEN | <ul> <li>Enable R/W for Comparator B — Controls whether the level of R/W is considered for a comparator B match.</li> <li>0 R/W is not used in comparison B</li> <li>1 R/W is used in comparison B</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                   |

# 26.4.3.8 Debug Trigger Register (DBGT)

This register can be read any time, but may be written only if ARM = 0, except bits 4 and 5 are hard-wired to 0s.



#### Figure 26-8. Debug Trigger Register (DBGT)

#### Table 26-5. DBGT Register Field Descriptions

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TRGSEL     | <ul> <li>Trigger Type — Controls whether the match outputs from comparators A and B are qualified with the opcode tracking logic in the debug module. If TRGSEL is set, a match signal from comparator A or B must propagate through the opcode tracking logic and a trigger event is only signalled to the FIFO logic if the opcode at the match address is actually executed.</li> <li>0 Trigger on access to compare address (force)</li> <li>1 Trigger if opcode at compare address is executed (tag)</li> </ul> |
| 6<br>BEGIN      | <ul> <li>Begin/End Trigger Select — Controls whether the FIFO starts filling at a trigger or fills in a circular manner until a trigger ends the capture of information. In event-only trigger modes, this bit is ignored and all debug runs are assumed to be begin traces.</li> <li>0 Data stored in FIFO until trigger (end trace)</li> <li>1 Trigger initiates data storage (begin trace)</li> </ul>                                                                                                             |
| 3:0<br>TRG[3:0] | Select Trigger Mode — Selects one of nine triggering modes, as described below.0000 A-only0001 A OR B0010 A Then B0011 Event-only B (store data)0100 A then event-only B (store data)0101 A AND B data (full mode)0110 A AND NOT B data (full mode)0111 Inside range: $A \le address \le B$ 1000 Outside range: address < A or address > B1001 - 1111 (No trigger)                                                                                                                                                   |

# 26.4.3.9 Debug Status Register (DBGS)

This is a read-only status register.



#### Figure 26-9. Debug Status Register (DBGS)

| Table 26-6. I | DBGS | Register | Field | Descriptions |
|---------------|------|----------|-------|--------------|
|---------------|------|----------|-------|--------------|

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>AF         | <ul> <li>Trigger Match A Flag — AF is cleared at the start of a debug run and indicates whether a trigger match A condition was met since arming.</li> <li>0 Comparator A has not matched</li> <li>1 Comparator A match</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6<br>BF         | <ul> <li>Trigger Match B Flag — BF is cleared at the start of a debug run and indicates whether a trigger match B condition was met since arming.</li> <li>0 Comparator B has not matched</li> <li>1 Comparator B match</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5<br>ARMF       | <ul> <li>Arm Flag — While DBGEN = 1, this status bit is a read-only image of ARM in DBGC. This bit is set by writing 1 to the ARM control bit in DBGC (while DBGEN = 1) and is automatically cleared at the end of a debug run. A debug run is completed when the FIFO is full (begin trace) or when a trigger event is detected (end trace). A debug run can also be ended manually by writing 0 to ARM or DBGEN in DBGC.</li> <li>0 Debugger not armed</li> <li>1 Debugger armed</li> </ul>                                                                                                                                                                                                                                                                    |
| 3:0<br>CNT[3:0] | FIFO Valid Count — These bits are cleared at the start of a debug run and indicate the number of words of valid data in the FIFO at the end of a debug run. The value in CNT does not decrement as data is read out of the FIFO. The external debug host is responsible for keeping track of the count as information is read out of the FIFO. 0000 Number of valid words in FIFO = No valid data 0001 Number of valid words in FIFO = 1 0010 Number of valid words in FIFO = 2 0011 Number of valid words in FIFO = 3 0100 Number of valid words in FIFO = 4 0101 Number of valid words in FIFO = 5 0110 Number of valid words in FIFO = 5 0110 Number of valid words in FIFO = 7 1000 Number of valid words in FIFO = 7 1000 Number of valid words in FIFO = 8 |

### 26.4.4 Debug Module

The DBG module implements an on-chip ICE (in-circuit emulation) system and allows non-intrusive debug of application software by providing an on-chip trace buffer with flexible triggering capability. The trigger also can provide extended breakpoint capacity. The on-chip ICE system is optimized for the HCS08 8-bit architecture and supports 64K bytes or 128K bytes of memory space.

# 26.4.5 Features

The on-chip ICE system includes these distinctive features:

- Three comparators (A, B, and C) with ability to match addresses in 128K space
  - Dual mode, Comparators A and B used to compare addresses
  - Full mode, Comparator A compares address and Comparator B compares data
  - Can be used as triggers and/or breakpoints
  - Comparator C can be used as a normal hardware breakpoint
  - Loop1 capture mode, Comparator C is used to track most recent COF event captured into FIFO
- Tag and Force type breakpoints
- Nine trigger modes
  - A
  - A Or B
  - A Then B
  - A And B, where B is data (Full mode)
  - A And Not B, where B is data (Full mode)
  - Event Only B, store data
  - A Then Event Only B, store data
  - Inside Range,  $A \le Address \le B$
  - Outside Range, Address < A or Address > B
- FIFO for storing change of flow information and event only data
  - Source address of conditional branches taken
  - Destination address of indirect JMP and JSR instruction
  - Destination address of interrupts, RTI, RTC, and RTS instruction
  - Data associated with Event B trigger modes
- Ability to End-trace until reset and Begin-trace from reset

### 26.4.6 Modes of Operation

The on-chip ICE system can be enabled in all MCU functional modes. The DBG module is disabled if the MCU is secure. The DBG module comparators are disabled when executing a Background Debug Mode (BDM) command.

### 26.4.7 Block Diagram

Figure 26-10 shows the structure of the DBG module.


1. In 64K versions of this module there are only 16 address lines [15:0], there are no core\_cpu\_aob\_14\_t2, core\_cpu\_aob\_15\_t2, core\_ppage\_t2[2:0], and ppage\_sel signals.



# 26.5 Signal Description

The DBG module contains no external signals.

# 26.6 Memory Map and Registers

This section provides a detailed description of all DBG registers accessible to the end user.

## 26.6.1 Module Memory Map

Table 26-7 shows the registers contained in the DBG module.

Table 26-7. Module Memory Map

| Address | Use | Access |  |
|---------|-----|--------|--|
|---------|-----|--------|--|

MC9S08MM128 Series Devices Reference Manual, Rev. 3

| Base + \$0000 | Debug Comparator A High Register (DBGCAH)        | Read/write |
|---------------|--------------------------------------------------|------------|
| Base + \$0001 | Debug Comparator A Low Register (DBGCAL)         | Read/write |
| Base + \$0002 | Debug Comparator B High Register (DBGCBH)        | Read/write |
| Base + \$0003 | Debug Comparator B Low Register (DBGCBL)         | Read/write |
| Base + \$0004 | Debug Comparator C High Register (DBGCCH)        | Read/write |
| Base + \$0005 | Debug Comparator C Low Register (DBGCCL)         | Read/write |
| Base + \$0006 | Debug FIFO High Register (DBGFH)                 | Read only  |
| Base + \$0007 | Debug FIFO Low Register (DBGFL)                  | Read only  |
| Base + \$0008 | Debug Comparator A Extension Register (DBGCAX)   | Read/write |
| Base + \$0009 | Debug Comparator B Extension Register (DBGCBX)   | Read/write |
| Base + \$000A | Debug Comparator C Extension Register (DBGCCX)   | Read/write |
| Base + \$000B | Debug FIFO Extended Information Register (DBGFX) | Read only  |
| Base + \$000C | Debug Control Register (DBGC)                    | Read/write |
| Base + \$000D | Debug Trigger Register (DBGT)                    | Read/write |
| Base + \$000E | Debug Status Register (DBGS)                     | Read only  |
| Base + \$000F | Debug FIFO Count Register (DBGCNT)               | Read only  |

#### Table 26-7. Module Memory Map

### Table 26-8. Register Bit Summary

|        | 7      | 6      | 5      | 4      | 3      | 2        | 1     | 0      |     |
|--------|--------|--------|--------|--------|--------|----------|-------|--------|-----|
| DBGCAH | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10   | Bit 9 | Bit 8  | ]   |
| DBGCAL | Bit 7  | Bit    | 6 it 5 | B Bit  | 4 it   | B 3Bit 2 | Bit   | 1 it   | в 0 |
| DBGCBH | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10   | Bit 9 | Bit 8  |     |
| DBGCBL | Bit 7  | Bit    | 6 it 5 | B Bit  | 4 it   | B 3Bit 2 | Bit   | 1 it   | в о |
| DBGCCH | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10   | Bit 9 | Bit 8  |     |
| DBGCCL | Bit 7  | Bit    | 6 it 5 | B Bit  | 4 it   | B 3Bit 2 | Bit   | 1 it   | в о |
| DBGFH  | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10   | Bit 9 | Bit 8  |     |
| DBGFL  | Bit 7  | Bit    | 6 it 5 | B Bit  | 4 it   | B 3Bit 2 | Bit   | 1 it   | во  |
| DBGCAX | RWAEN  | RWA    | PAGSEL | 0      | 0      | 0        | 0     | bit-16 |     |
| DBGCBX | RWBEN  | RWB    | PAGSEL | 0      | 0      | 0        | 0     | bit-16 |     |
| DBGCCX | RWCEN  | RWC    | PAGSEL | 0      | 0      | 0        | 0     | bit-16 |     |
| DBGFX  | PPACC  | 0      | 0      | 0      | 0      | 0        | 0     | bit-16 |     |
| DBGC   | DBGEN  | ARM    | TAG    | BRKEN  | -      | -        | -     | LOOP1  |     |
| DBGT   | TRGSEL | BEGIN  | 0      | 0      |        | TRG      | [3:0] |        |     |

MC9S08MM128 Series Devices Reference Manual, Rev. 3

Chapter 26. Development Support

|        | 7  | 6  | 5  | 4 | 3        | 2 | 1 | 0    |
|--------|----|----|----|---|----------|---|---|------|
| DBGS   | AF | BF | CF | 0 | 0        | 0 | 0 | ARMF |
| DBGCNT | 0  | 0  | 0  | 0 | CNT[3:0] |   |   |      |
|        |    |    |    |   | -        |   |   |      |

#### Table 26-8. Register Bit Summary (Continued)

## 26.6.2 Register Descriptions

This section consists of the DBG register descriptions in address order.

### NOTE

For all registers below, consider: U = Unchanged, bit maintain its value after reset.

## 26.6.2.1 Debug Comparator A High Register (DBGCAH)

Module Base + 0x0000

|                               | 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
|-------------------------------|--------|--------|--------|--------|--------|--------|-------|-------|
| R<br>W                        | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| POR<br>or non-<br>end-run     | 1      | 1      | 1      | 1      | 1      | 1      | 1     | 1     |
| Reset<br>end-run <sup>1</sup> | U      | U      | U      | U      | U      | U      | U     | U     |

### Figure 26-11. Debug Comparator A High Register (DBGCAH)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-9. DBGCAH Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 15–8 | <ul> <li>Comparator A High Compare Bits — The Comparator A High compare bits control whether Comparator A will compare the address bus bits [15:8] to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul> |

## 26.6.2.2 Debug Comparator A Low Register (DBGCAL)

Module Base + 0x0001

| _                             | 7   | 6    | 5    | 4      | 3        | 2     | 1      | 0     |
|-------------------------------|-----|------|------|--------|----------|-------|--------|-------|
| R<br>W                        | Bit | 7Bit | 6 it | B 5 it | B 4 it 3 | B Bit | 2 it 1 | B Bit |
| POR<br>or non-<br>end-run     | 1   | 1    | 1    | 1      | 1        | 1     | 1      | 0     |
| Reset<br>end-run <sup>1</sup> | U   | U    | U    | U      | U        | U     | U      | U     |

### Figure 26-12. Debug Comparator A Low Register (DBGCAL)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

#### Table 26-10. DBGCAL Field Descriptions

| Field    | Description                                                                                                                                                                                                                                                                                             |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 7–0 | <ul> <li>Comparator A Low Compare Bits — The Comparator A Low compare bits control whether Comparator A will compare the address bus bits [7:0] to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul> |

## 26.6.2.3 Debug Comparator B High Register (DBGCBH)

Module Base + 0x0002

| _                             | 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
|-------------------------------|--------|--------|--------|--------|--------|--------|-------|-------|
| R<br>W                        | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| POR<br>or non-<br>end-run     | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     |
| Reset<br>end-run <sup>1</sup> | U      | U      | U      | U      | U      | U      | U     | U     |

### Figure 26-13. Debug Comparator B High Register (DBGCBH)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

| Table 26-11 | . DBGCBH F | ield Descriptions |
|-------------|------------|-------------------|
|-------------|------------|-------------------|

| Field     | Description                                                                                                                                                                                                                                                                                                                       |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 15–8 | <ul> <li>Comparator B High Compare Bits — The Comparator B High compare bits control whether Comparator B will compare the address bus bits [15:8] to a logic 1 or logic 0. Not used in Full mode.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul> |

## 26.6.2.4 Debug Comparator B Low Register (DBGCBL)

Module Base + 0x0003

| -                             | 7   | 6    | 5    | 4      | 3        | 2     | 1      | 0     |
|-------------------------------|-----|------|------|--------|----------|-------|--------|-------|
| R<br>W                        | Bit | 7Bit | 6 it | B 5 it | B 4 it 3 | B Bit | 2 it 1 | B Bit |
| POR<br>or non-<br>end-run     | 0   | 0    | 0    | 0      | 0        | 0     | 0      | 0     |
| Reset<br>end-run <sup>1</sup> | U   | U    | U    | U      | U        | U     | U      | U     |

### Figure 26-14. Debug Comparator B Low Register (DBGCBL)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

| Field    | Description                                                                                                                                                                                                                                                                                                                                                                             |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 7–0 | <ul> <li>Comparator B Low Compare Bits — The Comparator B Low compare bits control whether Comparator B will compare the address bus or data bus bits [7:0] to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0, compares to data if in Full mode</li> <li>1 Compare corresponding address bit to a logic 1, compares to data if in Full mode</li> </ul> |

### Table 26-12. DBGCBL Field Descriptions

## 26.6.2.5 Debug Comparator C High Register (DBGCCH)

Module Base + 0x0004

|                               | 7      | 6      | 5      | 4      | 3      | 2      | 1     | 0     |
|-------------------------------|--------|--------|--------|--------|--------|--------|-------|-------|
| R<br>W                        | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| POR<br>or non-<br>end-run     | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     |
| Reset<br>end-run <sup>1</sup> | U      | U      | U      | U      | U      | U      | U     | U     |

### Figure 26-15. Debug Comparator C High Register (DBGCCH)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-13. DBGCCH Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 15–8 | <ul> <li>Comparator C High Compare Bits — The Comparator C High compare bits control whether Comparator C will compare the address bus bits [15:8] to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul> |

## 26.6.2.6 Debug Comparator C Low Register (DBGCCL)

Module Base + 0x0005

| _                             | 7   | 6    | 5    | 4      | 3        | 2     | 1      | 0     |
|-------------------------------|-----|------|------|--------|----------|-------|--------|-------|
| R<br>W                        | Bit | 7Bit | 6 it | B 5 it | B 4 it 3 | B Bit | 2 it 1 | B Bit |
| POR<br>or non-<br>end-run     | 0   | 0    | 0    | 0      | 0        | 0     | 0      | 0     |
| Reset<br>end-run <sup>1</sup> | U   | U    | U    | U      | U        | U     | U      | U     |

### Figure 26-16. Debug Comparator C Low Register (DBGCCL)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

#### Table 26-14. DBGCCL Field Descriptions

| Field    | Description                                                                                                                                                                                                                                                                                             |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 7–0 | <ul> <li>Comparator C Low Compare Bits — The Comparator C Low compare bits control whether Comparator C will compare the address bus bits [7:0] to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul> |

#### 26.6.2.7 **Debug FIFO High Register (DBGFH)**

Module Base + 0x0006

| _                             | 7      | 6            | 5               | 4      | 3      | 2      | 1     | 0     |
|-------------------------------|--------|--------------|-----------------|--------|--------|--------|-------|-------|
| R                             | Bit 15 | Bit 14       | Bit 13          | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| W                             |        |              |                 |        |        |        |       |       |
| POR<br>or non-<br>end-run     | 0      | 0            | 0               | 0      | 0      | 0      | 0     | 0     |
| Reset<br>end-run <sup>1</sup> | U      | U            | U               | U      | U      | U      | U     | U     |
|                               |        | = Unimplemer | nted or Reserve | ed     |        |        |       |       |

#### Figure 26-17. Debug FIFO High Register (DBGFH)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-15. DBGFH Field Descriptions

| Field     | Description                                                                                                                                                                                      |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 15–8 | <b>FIFO High Data Bits</b> — The FIFO High data bits provide access to bits [15:8] of data in the FIFO. This register is not used in event only modes and will read a \$00 for valid FIFO words. |

#### 26.6.2.8 **Debug FIFO Low Register (DBGFL)**

Module Base + 0x0007



Figure 26-18. Debug FIFO Low Register (DBGFL)

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

#### Chapter 26. Development Support

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-16. DBGFL Field Descriptions

| Field    | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits 7–0 | <b>FIFO Low Data Bits</b> — The FIFO Low data bits contain the least significant byte of data in the FIFO. When reading FIFO words, read DBGFX and DBGFH before reading DBGFL because reading DBGFL causes the FIFO pointers to advance to the next FIFO location. In event-only modes, there is no useful information in DBGFX and DBGFH so it is not necessary to read them before reading DBGFL. |

## 26.6.2.9 Debug Comparator A Extension Register (DBGCAX)

Module Base + 0x0008

|                               | 7     | 6    | 5      | 4 | 3 | 2 | 1 | 0     |
|-------------------------------|-------|------|--------|---|---|---|---|-------|
| R                             |       |      | DACOEL | 0 | 0 | 0 | 0 |       |
| w                             | RWAEN | RVVA | PAGSEL |   |   |   |   | BILTO |
| POR<br>or non-<br>end-run     | 0     | 0    | 0      | 0 | 0 | 0 | 0 | 0     |
| Reset<br>end-run <sup>1</sup> | U     | U    | U      | 0 | 0 | 0 | 0 | U     |

= Unimplemented or Reserved

#### Figure 26-19. Debug Comparator A Extension Register (DBGCAX)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-17. DBGCAX Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>RWAEN | <ul> <li>Read/Write Comparator A Enable Bit — The RWAEN bit controls whether read or write comparison is enabled for Comparator A.</li> <li>0 Read/Write is not used in comparison</li> <li>1 Read/Write is used in comparison</li> </ul>                  |
| 6<br>RWA   | <ul> <li>Read/Write Comparator A Value Bit — The RWA bit controls whether read or write is used in compare for Comparator A. The RWA bit is not used if RWAEN = 0.</li> <li>0 Write cycle will be matched</li> <li>1 Read cycle will be matched</li> </ul> |

#### Table 26-17. DBGCAX Field Descriptions (Continued)

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>PAGSEL | <ul> <li>Comparator A Page Select Bit — This PAGSEL bit controls whether Comparator A will be qualified with the internal signal (mmu_ppage_sel) that indicates an extended access through the PPAGE mechanism. When mmu_ppage_sel = 1, the 17-bit core address is a paged program access, and the 17-bit core address is made up of PPAGE[2:0]:addr[13:0]. When mmu_ppage_sel = 0, the 17-bit core address is either a 16-bit CPU address with a leading 0 in bit 16, or a 17-bit linear address pointer value.</li> <li>Match qualified by mmu_ppage_sel = 0 so address bits [16:0] correspond to a 17-bit CPU address with a leading zero at bit 16, or a 17-bit linear address pointer address</li> <li>Match qualified by mmu_ppage_sel = 1 so address bits [16:0] compare to flash memory address made up of PPAGE[2:0]:addr[13:0]</li> </ul> |
| 0<br>Bit 16 | <ul> <li>Comparator A Extended Address Bit 16 Compare Bit — The Comparator A bit 16 compare bit controls whether Comparator A will compare the core address bus bit 16 to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## 26.6.2.10 Debug Comparator B Extension Register (DBGCBX)



#### Figure 26-20. Debug Comparator B Extension Register (DBGCBX)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-18. DBGCBX Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                       |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>RWBEN | <ul> <li>Read/Write Comparator B Enable Bit — The RWBEN bit controls whether read or write comparison is enabled for Comparator B. In full modes, RWAEN and RWA are used to control comparison of R/W and RWBEN is ignored.</li> <li>0 Read/Write is not used in comparison</li> <li>1 Read/Write is used in comparison</li> </ul>                |
| 6<br>RWB   | <ul> <li>Read/Write Comparator B Value Bit — The RWB bit controls whether read or write is used in compare for Comparator B. The RWB bit is not used if RWBEN = 0. In full modes, RWAEN and RWA are used to control comparison of R/W and RWB is ignored.</li> <li>0 Write cycle will be matched</li> <li>1 Read cycle will be matched</li> </ul> |

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>PAGSEL | <ul> <li>Comparator B Page Select Bit — This PAGSEL bit controls whether Comparator B will be qualified with the internal signal (mmu_papge_sel) that indicates an extended access through the PPAGE mechanism. When mmu_ppage_sel = 1, the 17-bit core address is a paged program access, and the 17-bit core address is made up of PPAGE[2:0]:addr[13:0]. When mmu_papge_sel = 0, the 17-bit core address is either a 16-bit CPU address with a leading 0 in bit 16, or a 17-bit linear address pointer value. This bit is not used in full modes where comparator B is used to match the data value.</li> <li>Match qualified by mmu_ppage_sel = 0 so address bits [16:0] correspond to a 17-bit CPU address with a leading zero at bit 16, or a 17-bit linear address pointer address</li> <li>Match qualified by mmu_ppage_sel = 1 so address bits [16:0] compare to flash memory address made up of PPAGE[2:0]:addr[13:0]</li> </ul> |
| 0<br>Bit 16 | <ul> <li>Comparator B Extended Address Bit 16 Compare Bit — The Comparator B bit 16 compare bit controls whether Comparator B will compare the core address bus bit 16 to a logic 1 or logic 0. This bit is not used in full modes where comparator B is used to match the data value.</li> <li>Compare corresponding address bit to a logic 0</li> <li>Compare corresponding address bit to a logic 1</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# 26.6.2.11 Debug Comparator C Extension Register (DBGCCX)

Module Base + 0x000A

|                               | 7     | 6   | 5      | 4 | 3 | 2 | 1 | 0      |
|-------------------------------|-------|-----|--------|---|---|---|---|--------|
| R                             |       | DWO |        | 0 | 0 | 0 | 0 |        |
| w                             | RWCEN | RWC | PAGSEL |   |   |   |   | BIT 16 |
| POR<br>or non-<br>end-run     | 0     | 0   | 0      | 0 | 0 | 0 | 0 | 0      |
| Reset<br>end-run <sup>1</sup> | U     | U   | U      | 0 | 0 | 0 | 0 | U      |
|                               |       |     |        |   |   |   |   |        |

= Unimplemented or Reserved

### Figure 26-21. Debug Comparator C Extension Register (DBGCCX)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-19. DBGCCX Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>RWCEN | <ul> <li>Read/Write Comparator C Enable Bit — The RWCEN bit controls whether read or write comparison is enabled for Comparator C.</li> <li>0 Read/Write is not used in comparison</li> <li>1 Read/Write is used in comparison</li> </ul>                  |
| 6<br>RWC   | <ul> <li>Read/Write Comparator C Value Bit — The RWC bit controls whether read or write is used in compare for Comparator C. The RWC bit is not used if RWCEN = 0.</li> <li>0 Write cycle will be matched</li> <li>1 Read cycle will be matched</li> </ul> |

#### MC9S08MM128 Series Devices Reference Manual, Rev. 3

#### Table 26-19. DBGCCX Field Descriptions (Continued)

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>PAGSEL | <ul> <li>Comparator C Page Select Bit — This PAGSEL bit controls whether Comparator C will be qualified with the internal signal (mmu_papge_sel) that indicates an extended access through the PPAGE mechanism. When mmu_ppage_sel = 1, the 17-bit core address is a paged program access, and the 17-bit core address is made up of PPAGE[2:0]:addr[13:0]. When mmu_papge_sel = 0, the 17-bit core address is either a 16-bit CPU address with a leading 0 in bit 16, or a 17-bit linear address pointer value.</li> <li>Match qualified by mmu_ppage_sel = 0 so address bits [16:0] correspond to a 17-bit CPU address with a leading zero at bit 16, or a 17-bit linear address pointer address</li> <li>Match qualified by mmu_ppage_sel = 1 so address bits [16:0] compare to flash memory address made up of PPAGE[2:0]:addr[13:0]</li> </ul> |
| 0<br>Bit 16 | <ul> <li>Comparator C Extended Address Bit 16 Compare Bit — The Comparator C bit 16 compare bit controls whether Comparator C will compare the core address bus bit 16 to a logic 1 or logic 0.</li> <li>0 Compare corresponding address bit to a logic 0</li> <li>1 Compare corresponding address bit to a logic 1</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## 26.6.2.12 Debug FIFO Extended Information Register (DBGFX)



#### Figure 26-22. Debug FIFO Extended Information Register (DBGFX)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.

#### Table 26-20. DBGFX Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>PPACC  | <ul> <li>PPAGE Access Indicator Bit — This bit indicates whether the captured information in the current FIFO word is associated with an extended access through the PPAGE mechanism or not. This is indicated by the internal signal mmu_ppage_sel which is 1 when the access is through the PPAGE mechanism.</li> <li>0 The information in the corresponding FIFO word is event-only data or an unpaged 17-bit CPU address with bit-16 = 0</li> <li>1 The information in the corresponding FIFO word is a 17-bit flash address with PPAGE[2:0] in the three most significant bits and CPU address[13:0] in the 14 least significant bits</li> </ul> |
| 0<br>Bit 16 | Extended Address Bit 16 — This bit is the most significant bit of the 17-bit core address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## 26.6.2.13 Debug Control Register (DBGC)

Module Base + 0x000C

|                               | 7     | 6            | 5               | 4     | 3 | 2 | 1 | 0     |
|-------------------------------|-------|--------------|-----------------|-------|---|---|---|-------|
| R                             | DROEN |              | TAO             | DDVEN | 0 | 0 | 0 |       |
| w                             | DBGEN | ARIVI        | IAG             | BRKEN |   |   |   | LOOPT |
| POR<br>or non-<br>end-run     | 1     | 1            | 0               | 0     | 0 | 0 | 0 | 0     |
| Reset<br>end-run <sup>1</sup> | U     | 0            | U               | 0     | 0 | 0 | 0 | U     |
|                               |       | = Unimplemer | nted or Reserve | ed    |   |   |   |       |

#### Figure 26-23. Debug Control Register (DBGC)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the ARM and BRKEN bits are cleared but the remaining control bits in this register do not change after reset.

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DBGEN | <ul> <li>DBG Module Enable Bit — The DBGEN bit enables the DBG module. The DBGEN bit is forced to zero and cannot be set if the MCU is secure.</li> <li>0 DBG not enabled</li> <li>1 DBG enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6<br>ARM   | <ul> <li>Arm Bit — The ARM bit controls whether the debugger is comparing and storing data in FIFO. See Section 26.7.4.2, "Arming the DBG Module" for more information.</li> <li>0 Debugger not armed</li> <li>1 Debugger armed</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5<br>TAG   | <b>Tag or Force Bit</b> — The TAG bit controls whether a debugger or comparator C breakpoint will be requested as a tag or force breakpoint to the CPU. The TAG bit is not used if BRKEN = 0.<br>0 Force request selected<br>1 Tag request selected                                                                                                                                                                                                                                                                                                                                                                                            |
| 4<br>BRKEN | <ul> <li>Break Enable Bit — The BRKEN bit controls whether the debugger will request a breakpoint to the CPU at the end of a trace run, and whether comparator C will request a breakpoint to the CPU.</li> <li>0 CPU break request not enabled</li> <li>1 CPU break request enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                |
| 0<br>LOOP1 | <ul> <li>Select LOOP1 Capture Mode — This bit selects either normal capture mode or LOOP1 capture mode. LOOP1 is not used in event-only modes.</li> <li>Normal operation - capture COF events into the capture buffer FIFO</li> <li>LOOP1 capture mode enabled. When the conditions are met to store a COF value into the FIFO, compare the current COF address with the address in comparator C. If these addresses match, override the FIFO capture and do not increment the FIFO count. If the address does not match comparator C, capture the COF address, including the PPACC indicator, into the FIFO and into comparator C.</li> </ul> |

#### Table 26-21. DBGC Field Descriptions

## 26.6.2.14 Debug Trigger Register (DBGT)

Module Base + 0x000D



#### Figure 26-24. Debug Trigger Register (DBGT)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the control bits in this register do not change after reset. <sup>2</sup> The DBG trigger register (DBGT) can not be changed unless ARM=0.

| Table 2 | 26-22. | DBGT | Field | Descriptions |
|---------|--------|------|-------|--------------|
|---------|--------|------|-------|--------------|

| Field       | Description                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TRGSEL | <ul> <li>Trigger Selection Bit — The TRGSEL bit controls the triggering condition for the comparators. See Section 26.7.4, "Trigger Break Control (TBC)" for more information.</li> <li>0 Trigger on any compare address access</li> <li>1 Trigger if opcode at compare address is executed</li> </ul> |
| 6<br>BEGIN  | <ul> <li>Begin/End Trigger Bit — The BEGIN bit controls whether the trigger begins or ends storing of data in FIFO.</li> <li>0 Trigger at end of stored data</li> <li>1 Trigger before storing data</li> </ul>                                                                                         |
| 3–0<br>TRG  | <b>Trigger Mode Bits</b> — The TRG bits select the trigger mode of the DBG module as shown in Table 26-23.                                                                                                                                                                                             |

#### Table 26-23. Trigger Mode Encoding

| TRG Value | Meaning                 |
|-----------|-------------------------|
| 0000      | A Only                  |
| 0001      | A Or B                  |
| 0010      | A Then B                |
| 0011      | Event Only B            |
| 0100      | A Then Event Only B     |
| 0101      | A And B (Full Mode)     |
| 0110      | A And Not B (Full mode) |
| 0111      | Inside Range            |
| 1000      | Outside Range           |

| TRG Value | Meaning    |
|-----------|------------|
| 1001<br>↓ | No Trigger |
| 1111      |            |

#### Table 26-23. Trigger Mode Encoding (Continued)

### NOTE

The DBG trigger register (DBGT) can not be changed unless ARM=0.

## 26.6.2.15 Debug Status Register (DBGS)

Module Base + 0x000E

|                               | 7  | 6                           | 5  | 4 | 3 | 2 | 1 | 0    |
|-------------------------------|----|-----------------------------|----|---|---|---|---|------|
| R                             | AF | BF                          | CF | 0 | 0 | 0 | 0 | ARMF |
| W                             |    |                             |    |   |   |   |   |      |
| POR<br>or non-<br>end-run     | 0  | 0                           | 0  | 0 | 0 | 0 | 0 | 1    |
| Reset<br>end-run <sup>1</sup> | U  | U                           | U  | 0 | 0 | 0 | 0 | 0    |
|                               |    | = Unimplemented or Beserved |    |   |   |   |   |      |

#### Figure 26-25. Debug Status Register (DBGS)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, ARMF gets cleared by reset but AF, BF, and CF do not change after reset.

#### Table 26-24. DBGS Field Descriptions

| Field     | Description                                                                                                                                                                                                                                                                                                                                               |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>AF   | <ul> <li>Trigger A Match Bit — The AF bit indicates if Trigger A match condition was met since arming.</li> <li>0 Comparator A did not match</li> <li>1 Comparator A match</li> </ul>                                                                                                                                                                     |
| 6<br>BF   | <ul> <li>Trigger B Match Bit — The BF bit indicates if Trigger B match condition was met since arming.</li> <li>0 Comparator B did not match</li> <li>1 Comparator B match</li> </ul>                                                                                                                                                                     |
| 5<br>CF   | <ul> <li>Trigger C Match Bit — The CF bit indicates if Trigger C match condition was met since arming.</li> <li>0 Comparator C did not match</li> <li>1 Comparator C match</li> </ul>                                                                                                                                                                     |
| 0<br>ARMF | <ul> <li>Arm Flag Bit — The ARMF bit indicates whether the debugger is waiting for trigger or waiting for the FIFO to fill.</li> <li>While DBGEN = 1, this status bit is a read-only image of the ARM bit in DBGC. See Section 26.7.4.2, "Arming the DBG Module" for more information.</li> <li>0 Debugger not armed</li> <li>1 Debugger armed</li> </ul> |

### 26.6.2.16 Debug Count Status Register (DBGCNT)

Module Base + 0x000F



#### Figure 26-26. Debug Count Status Register (DBGCNT)

<sup>1</sup> In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the CNT[3:0] bits do not change after reset.

#### Table 26-25. DBGS Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3–0<br>CNT | <b>FIFO Valid Count Bits</b> — The CNT bits indicate the amount of valid data stored in the FIFO. Table 26-26 shows the correlation between the CNT bits and the amount of valid data in FIFO. The CNT will stop after a count to eight even if more data is being stored in the FIFO. The CNT bits are cleared when the DBG module is armed, and the count is incremented each time a new word is captured into the FIFO. The host development system is responsible for checking the value in CNT[3:0] and reading the correct number of words from the FIFO because the count does not decrement as data is read out of the FIFO at the end of a trace run. |

| CNT Value | Meaning       |
|-----------|---------------|
| 0000      | No data valid |
| 0001      | 1 word valid  |
| 0010      | 2 words valid |
| 0011      | 3 words valid |
| 0100      | 4 words valid |
| 0101      | 5 words valid |
| 0110      | 6 words valid |
| 0111      | 7 words valid |
| 1000      | 8 words valid |

#### Table 26-26. CNT Bits

# 26.7 Functional Description

This section provides a complete functional description of the on-chip ICE system. The DBG module is enabled by setting the DBGEN bit in the DBGC register. Enabling the module allows the arming, triggering and storing of data in the FIFO. The DBG module is made up of three main blocks, the Comparators, Trigger Break Control logic and the FIFO.

# 26.7.1 Comparator

The DBG module contains three comparators, A, B, and C. Comparator A compares the core address bus with the address stored in the DBGCAX, DBGCAH, and DBGCAL registers. Comparator B compares the core address bus with the address stored in the DBGCBX, DBGCBH, and DBGCBL registers except in full mode, where it compares the data buses to the data stored in the DBGCBL register. Comparator C compares the core address bus with the address stored in the DBGCCX, DBGCCH, and DBGCCL registers. Matches on Comparators A, B, and C are signaled to the Trigger Break Control (TBC) block.

## 26.7.1.1 RWA and RWAEN in Full Modes

In full modes ("A And B" and "A And Not B") RWAEN and RWA are used to select read or write comparisons for both comparators A and B. To select write comparisons and the write data bus in Full Modes set RWAEN=1 and RWA=0, otherwise read comparisons and the read data bus will be selected. The RWBEN and RWB bits are not used and will be ignored in Full Modes.

## 26.7.1.2 Comparator C in LOOP1 Capture Mode

Normally comparator C is used as a third hardware breakpoint and is not involved in the trigger logic for the on-chip ICE system. In this mode, it compares the core address bus with the address stored in the DBGCCX, DBGCCH, and DBGCCL registers. However, in LOOP1 capture mode, comparator C is managed by logic in the DBG module to track the address of the most recent change-of-flow event that was captured into the FIFO buffer. In LOOP1 capture mode, comparator C is not available for use as a normal hardware breakpoint.

When the ARM and DBGEN bits are set to one in LOOP1 capture mode, comparator C value registers are cleared to prevent the previous contents of these registers from interfering with the LOOP1 capture mode operation. When a COF event is detected, the address of the event is compared to the contents of the DBGCCX, DBGCCH, and DBGCCL registers to determine whether it is the same as the previous COF entry in the capture FIFO. If the values match, the capture is inhibited to prevent the FIFO from filling up with duplicate entries. If the values do not match, the COF event is captured into the FIFO and the DBGCCX, DBGCCH, and DBGCCL registers are updated to reflect the address of the captured COF event. When comparator C is updated, the PAGSEL bit (bit-7 of DBGCCX) is updated with the PPACC value that is captured into the FIFO. This bit indicates whether the COF address was a paged 17-bit program address using the PPAGE mechanism (PPACC=1) or a 17-bit CPU address that resulted from an unpaged CPU access.

# 26.7.2 Breakpoints

A breakpoint request to the CPU at the end of a trace run can be created if the BRKEN bit in the DBGC register is set. The value of the BEGIN bit in DBGT register determines when the breakpoint request to the CPU will occur. If the BEGIN bit is set, begin-trigger is selected and the breakpoint request will not occur until the FIFO is filled with 8 words. If the BEGIN bit is cleared, end-trigger is selected and the breakpoint request will occur immediately at the trigger cycle.

When traditional hardware breakpoints from comparators A or B are desired, set BEGIN=0 to select an end-trace run and set the trigger mode to either 0x0 (A-only) or 0x1 (A OR B) mode.

There are two types of breakpoint requests supported by the DBG module, tag-type and force-type. Tagged breakpoints are associated with opcode addresses and allow breaking just before a specific instruction executes. Force breakpoints are not associated with opcode addresses and allow breaking at the next instruction boundary. The TAG bit in the DBGC register determines whether CPU breakpoint requests will be a tag-type or force-type breakpoints. When TAG=0, a force-type breakpoint is requested and it will take effect at the next instruction boundary after the request. When TAG=1, a tag-type breakpoint is registered into the instruction queue and the CPU will break if/when this tag reaches the head of the instruction queue and the tagged instruction is about to be executed.

## 26.7.2.1 Hardware Breakpoints

Comparators A, B, and C can be used as three traditional hardware breakpoints whether the on-chip ICE real-time capture function is required or not. To use any breakpoint or trace run capture functions set DBGEN=1. BRKEN and TAG affect all three comparators. When BRKEN=0, no CPU breakpoints are enabled. When BRKEN=1, CPU breakpoints are enabled and the TAG bit determines whether the breakpoints will be tag-type or force-type breakpoints. To use comparators A and B as hardware breakpoints, set DBGT=0x81 for tag-type breakpoints and 0x01 for force-type breakpoints. This sets up an end-type trace with trigger mode "A OR B".

Comparator C is not involved in the trigger logic for the on-chip ICE system.

## 26.7.3 Trigger Selection

The TRGSEL bit in the DBGT register is used to determine the triggering condition of the on-chip ICE system. TRGSEL applies to both trigger A and B except in the event only trigger modes. By setting the TRGSEL bit, the comparators will qualify a match with the output of opcode tracking logic. The opcode tracking logic is internal to each comparator and determines whether the CPU executed the opcode at the compare address. With the TRGSEL bit cleared a comparator match is all that is necessary for a trigger condition to be met.

### NOTE

If the TRGSEL is set, the address stored in the comparator match address registers must be an opcode address for the trigger to occur.

# 26.7.4 Trigger Break Control (TBC)

The TBC is the main controller for the DBG module. Its function is to decide whether data should be stored in the FIFO based on the trigger mode and the match signals from the comparator. The TBC also determines whether a request to break the CPU should occur.

The TAG bit in DBGC controls whether CPU breakpoints are treated as tag-type or force-type breakpoints. The TRGSEL bit in DBGT controls whether a comparator A or B match is further qualified by opcode tracking logic. Each comparator has a separate circuit to track opcodes because the comparators could correspond to separate instructions that could be propagating through the instruction queue at the same time.

In end-type trace runs (BEGIN=0), when the comparator registers match, including the optional R/W match, this signal goes to the CPU break logic where BRKEN determines whether a CPU break is requested and the TAG control bit determines whether the CPU break will be a tag-type or force-type breakpoint. When TRGSEL is set, the R/W qualified comparator match signal also passes through the opcode tracking logic. If/when it propagates through this logic, it will cause a trigger to the ICE logic to begin or end capturing information into the FIFO. In the case of an end-type (BEGIN=0) trace run, the qualified comparator signal stops the FIFO from capturing any more information.

If a CPU breakpoint is also enabled, you would want TAG and TRGSEL to agree so that the CPU break occurs at the same place in the application program as the FIFO stopped capturing information. If TRGSEL was 0 and TAG was 1 in an end-type trace run, the FIFO would stop capturing as soon as the comparator address matched, but the CPU would continue running until a TAG signal could propagate through the CPUs instruction queue which could take a long time in the case where changes of flow caused the instruction queue to be flushed. If TRGSEL was one and TAG was zero in an end-type trace run, the CPU would break before the comparator match signal could propagate through the opcode tracking logic to end the trace run.

In begin-type trace runs (BEGIN=1), the start of FIFO capturing is triggered by the qualified comparator signals, and the CPU breakpoint (if enabled by BRKEN=1) is triggered when the FIFO becomes full. Since this FIFO full condition does not correspond to the execution of a tagged instruction, it would not make sense to use TAG=1 for a begin-type trace run.

## 26.7.4.1 Begin- and End-Trigger

The definition of begin- and end-trigger as used in the DBG module are as follows:

- Begin-trigger: Storage in FIFO occurs after the trigger and continues until 8 locations are filled.
- End-trigger: Storage in FIFO occurs until the trigger with the least recent data falling out of the FIFO if more than 8 words are collected.

## 26.7.4.2 Arming the DBG Module

Arming occurs by enabling the DBG module by setting the DBGEN bit and by setting the ARM bit in the DBGC register. The ARM bit in the DBGC register and the ARMF bit in the DBGS register are cleared when the trigger condition is met in end-trigger mode or when the FIFO is filled in begin-trigger mode. In the case of an end-trace where DBGEN=1 and BEGIN=0, ARM and ARMF are cleared by any reset to

end the trace run that was in progress. The ARMF bit is also cleared if ARM is written to zero or when the DBGEN bit is low. The TBC logic determines whether a trigger condition has been met based on the trigger mode and the trigger selection.

## 26.7.4.3 Trigger Modes

The on-chip ICE system supports nine trigger modes. The trigger modes are encoded as shown in Table 26-23. The trigger mode is used as a qualifier for either starting or ending the storing of data in the FIFO. When the match condition is met, the appropriate flag AF or BF is set in DBGS register. Arming the DBG module clears the AF, BF, and CF flags in the DBGS register. In all trigger modes except for the event only modes change of flow addresses are stored in the FIFO. In the event only modes only the value on the data bus at the trigger event B comparator match address will be stored.

## 26.7.4.3.1 A Only

In the A Only trigger mode, if the match condition for A is met, the AF flag in the DBGS register is set.

## 26.7.4.3.2 A Or B

In the A Or B trigger mode, if the match condition for A or B is met, the corresponding flag(s) in the DBGS register are set.

## 26.7.4.3.3 A Then B

In the A Then B trigger mode, the match condition for A must be met before the match condition for B is compared. When the match condition for A or B is met, the corresponding flag in the DBGS register is set.

## 26.7.4.3.4 Event Only B

In the Event Only B trigger mode, if the match condition for B is met, the BF flag in the DBGS register is set. The Event Only B trigger mode is considered a begin-trigger type and the BEGIN bit in the DBGT register is ignored.

## 26.7.4.3.5 A Then Event Only B

In the A Then Event Only B trigger mode, the match condition for A must be met before the match condition for B is compared. When the match condition for A or B is met, the corresponding flag in the DBGS register is set. The A Then Event Only B trigger mode is considered a begin-trigger type and the BEGIN bit in the DBGT register is ignored.

### 26.7.4.3.6 A And B (Full Mode)

In the A And B trigger mode, Comparator A compares to the address bus and Comparator B compares to the data bus. In the A and B trigger mode, if the match condition for A and B happen on the same bus cycle, both the AF and BF flags in the DBGS register are set. If a match condition on only A or only B happens, no flags are set.

For Breakpoint tagging operation with an end-trigger type trace, only matches from Comparator A will be used to determine if the Breakpoint conditions are met and Comparator B matches will be ignored.

## 26.7.4.3.7 A And Not B (Full Mode)

In the A And Not B trigger mode, comparator A compares to the address bus and comparator B compares to the data bus. In the A And Not B trigger mode, if the match condition for A and Not B happen on the same bus cycle, both the AF and BF flags in the DBGS register are set. If a match condition on only A or only Not B occur no flags are set.

For Breakpoint tagging operation with an end-trigger type trace, only matches from Comparator A will be used to determine if the Breakpoint conditions are met and Comparator B matches will be ignored.

### 26.7.4.3.8 Inside Range, A $\leq$ address $\leq$ B

In the Inside Range trigger mode, if the match condition for A and B happen on the same bus cycle, both the AF and BF flags in the DBGS register are set. If a match condition on only A or only B occur no flags are set.

### 26.7.4.3.9 Outside Range, address < A or address > B

In the Outside Range trigger mode, if the match condition for A or B is met, the corresponding flag in the DBGS register is set.

The four control bits BEGIN and TRGSEL in DBGT, and BRKEN and TAG in DBGC, determine the basic type of debug run as shown in Table 1.21. Some of the 16 possible combinations are not used (refer to the notes at the end of the table).

| BEGIN | TRGSEL | BRKEN | TAG              | Type of Debug Run                                                                  |
|-------|--------|-------|------------------|------------------------------------------------------------------------------------|
| 0     | 0      | 0     | x <sup>(1)</sup> | Fill FIFO until trigger address (No CPU breakpoint - keep running)                 |
| 0     | 0      | 1     | 0                | Fill FIFO until trigger address, then force CPU breakpoint                         |
| 0     | 0      | 1     | 1                | Do not use <sup>(2)</sup>                                                          |
| 0     | 1      | 0     | x <sup>(1)</sup> | Fill FIFO until trigger opcode about to execute (No CPU breakpoint - keep running) |
| 0     | 1      | 1     | 0                | Do not use <sup>(3)</sup>                                                          |
| 0     | 1      | 1     | 1                | Fill FIFO until trigger opcode about to execute (trigger causes CPU breakpoint)    |
| 1     | 0      | 0     | x <sup>(1)</sup> | Start FIFO at trigger address (No CPU breakpoint - keep running)                   |
| 1     | 0      | 1     | 0                | Start FIFO at trigger address, force CPU breakpoint when FIFO full                 |
| 1     | 0      | 1     | 1                | Do not use <sup>(4)</sup>                                                          |
| 1     | 1      | 0     | x <sup>(1)</sup> | Start FIFO at trigger opcode (No CPU breakpoint - keep running)                    |
| 1     | 1      | 1     | 0                | Start FIFO at trigger opcode, force CPU breakpoint when FIFO full                  |
| 1     | 1      | 1     | 1                | Do not use <sup>(4)</sup>                                                          |

Table 26-27. Basic Types of Debug Runs

MC9S08MM128 Series Devices Reference Manual, Rev. 3

<sup>1</sup> When BRKEN = 0, TAG is do not care (x in the table).

 $^{2}$  In end trace configurations (BEGIN = 0) where a CPU breakpoint is enabled (BRKEN = 1), TRGSEL should agree with TAG. In this case, where TRGSEL = 0 to select no opcode tracking qualification and TAG = 1 to specify a tag-type CPU breakpoint, the CPU breakpoint would not take effect until sometime after the FIFO stopped storing values. Depending on program loops or interrupts, the delay could be very long.

 $^{3}$  In end trace configurations (BEGIN = 0) where a CPU breakpoint is enabled (BRKEN = 1), TRGSEL should agree with TAG. In this case, where TRGSEL = 1 to select opcode tracking qualification and TAG = 0 to specify a force-type CPU breakpoint, the CPU breakpoint would erroneously take effect before the FIFO stopped storing values and the debug run would not complete normally.

4 In begin trace configurations (BEGIN = 1) where a CPU breakpoint is enabled (BRKEN = 1), TAG should not be set to 1. In begin trace debug runs, the CPU breakpoint corresponds to the FIFO full condition which does not correspond to a taggable instruction fetch.

## 26.7.5 FIFO

The FIFO is an eight word deep FIFO. In all trigger modes except for event only, the data stored in the FIFO will be change of flow addresses. In the event only trigger modes only the data bus value corresponding to the event is stored. In event only trigger modes, the high byte of the valid data from the FIFO will always read a 0x00 and the extended information byte in DBGFX will always read 0x00.

## 26.7.5.1 Storing Data in FIFO

In all trigger modes except for the event only modes, the address stored in the FIFO will be determined by the change of flow indicators from the core. The signal core\_cof[1] indicates the current core address is the destination address of an indirect JSR or JMP instruction, or a RTS, RTC, or RTI instruction or interrupt vector and the destination address should be stored. The signal core\_cof[0] indicates that a conditional branch was taken and that the source address of the conditional branch should be stored.

### 26.7.5.2 Storing with Begin-Trigger

Storing with Begin-Trigger can be used in all trigger modes. Once the DBG module is enabled and armed in the begin-trigger mode, data is not stored in the FIFO until the trigger condition is met. Once the trigger condition is met the DBG module will remain armed until 8 words are stored in the FIFO. If the core\_cof[1] signal becomes asserted, the current address is stored in the FIFO. If the core\_cof[0] signal becomes asserted, the address registered during the previous last cycle is decremented by two and stored in the FIFO.

### 26.7.5.3 Storing with End-Trigger

Storing with End-Trigger cannot be used in event-only trigger modes. Once the DBG module is enabled and armed in the end-trigger mode, data is stored in the FIFO until the trigger condition is met. If the core\_cof[1] signal becomes asserted, the current address is stored in the FIFO. If the core\_cof[0] signal becomes asserted, the address registered during the previous last cycle is decremented by two and stored in the FIFO. When the trigger condition is met, the ARM and ARMF will be cleared and no more data will be stored. In non-event only end-trigger modes, if the trigger is at a change of flow address the trigger event will be stored in the FIFO.

### 26.7.5.4 Reading Data from FIFO

The data stored in the FIFO can be read using BDM commands provided the DBG module is enabled and not armed (DBGEN=1 and ARM=0). The FIFO data is read out first-in-first-out. By reading the CNT bits

#### Chapter 26. Development Support

in the DBGCNT register at the end of a trace run, the number of valid words can be determined. The FIFO data is read by optionally reading the DBGFX and DBGFH registers followed by the DBGFL register. Each time the DBGFL register is read the FIFO is shifted to allow reading of the next word however the count does not decrement. In event-only trigger modes where the FIFO will contain only the data bus values stored, to read the FIFO only DBGFL needs to be accessed.

The FIFO is normally only read while ARM and ARMF=0, however reading the FIFO while the DBG module is armed will return the data value in the oldest location of the FIFO and the TBC will not allow the FIFO to shift. This action could cause a valid entry to be lost because the unexpected read blocked the FIFO advance.

If the DBG module is not armed and the DBGFL register is read, the TBC will store the current opcode address. Through periodic reads of the DBGFX, DBGFH, and DBGFL registers while the DBG module is not armed, host software can provide a histogram of program execution. This is called profile mode. Since the full 17-bit address and the signal that indicates whether an address is in paged extended memory are captured on each FIFO store, profile mode works correctly over the entire extended memory map.

## 26.7.6 Interrupt Priority

When TRGSEL is set and the DBG module is armed to trigger on begin- or end-trigger types, a trigger is not detected in the condition where a pending interrupt occurs at the same time that a target address reaches the top of the instruction pipe. In these conditions, the pending interrupt has higher priority and code execution switches to the interrupt service routine.

When TRGSEL is clear and the DBG module is armed to trigger on end-trigger types, the trigger event is detected on a program fetch of the target address, even when an interrupt becomes pending on the same cycle. In these conditions, the pending interrupt has higher priority, the exception is processed by the core and the interrupt vector is fetched. Code execution is halted before the first instruction of the interrupt service routine is executed. In this scenario, the DBG module will have cleared ARM without having recorded the change-of-flow that occurred as part of the interrupt exception. Note that the stack will hold the return addresses and can be used to reconstruct execution flow in this scenario.

When TRGSEL is clear and the DBG module is armed to trigger on begin-trigger types, the trigger event is detected on a program fetch of the target address, even when an interrupt becomes pending on the same cycle. In this scenario, the FIFO captures the change of flow event. Because the system is configured for begin-trigger, the DBG remains armed and does not break until the FIFO has been filled by subsequent change of flow events.

## 26.8 Resets

The DBG module cannot cause an MCU reset.

There are two different ways this module will respond to reset depending upon the conditions before the reset event. If the DBG module was setup for an end trace run with DBGEN=1 and BEGIN=0, ARM, ARMF, and BRKEN are cleared but the reset function on most DBG control and status bits is overridden so a host development system can read out the results of the trace run after the MCU has been reset. In all other cases including POR, the DBG module controls are initialized to start a begin trace run starting from when the reset vector is fetched. The conditions for the default begin trace run are:

- DBGCAX=0x00, DBGCAH=0xFF, DBGCAL=0xFE so comparator A is set to match when the 16-bit CPU address 0xFFFE appears during the reset vector fetch
- DBGC=0xC0 to enable and arm the DBG module
- DBGT=0x40 to select a force-type trigger, a BEGIN trigger, and A-only trigger mode

# 26.9 Interrupts

The DBG contains no interrupt source.

#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### **USA/Europe or Locations Not Listed:** Freescale Semiconductor

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center http://compass.freescale.net/go/168063291 1-800-441-2447 or 1-303-675-2140 Fax: 1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2010. All rights reserved.

